NB100LVEP221: Clock / Data Fanout Buffer, 2:1:20 Differential, HSTL / ECL / PECL, 2.5 V / 3.3 V
The NB100LVEP221 is a low skew 2:1:20 differential driver, designed with clock distribution in mind, accepting two clock sources into an input multiplexer. The two clock inputs are differential ECL/PECL; CLK1/CLK1bar can also receive HSTL signal levels. The LVPECL input signals can be either differential or single-ended (if the VBB output is used).The LVEP221 specifically guarantees low output-to-output skew. Optimal design, layout, and processing minimize skew within a device and from device to device.To ensure tightest skew, both sides of differential outputs should be terminated identically into 50 ohms even if only one output is being used. If an output pair is unused, both outputs may be left open (unterminated) without affecting skew.The NB100LVEP221, as with most other ECL devices, can be operated from a positive VCC supply in LVPECL mode. This allows the LVEP221 to be used for high performance clock distribution in +3.3 V or +2.5 V systems. In a PECL environment, series or Thevenin line terminations are typically used as they require no additional power supplies. For more information on PECL terminations, designers should refer to Application Note AND8020/D.The VBB pin, an internally generated voltage supply, is available to this device only. For single-ended LVPECL input conditions, the unused differential input is connected to VBB as a switching reference voltage. VBB may also rebias AC coupled inputs. When used, decouple VBB and VCC via a 0.01 uF capacitor and limit current sourcing or sinking to 0.5 mA. When not used, VBB should be left open.Single-ended CLK input operation is limited to VCC >/= 3.0 V in LVPECL mode, or VEE = -3.0 V in NECL mode.
特性- 15 ps Typical Output-to-Output Skew
- 40 ps Typical Device-to-Device Skew
- Jitter Less than 2 ps RMS
- Maximum Frequency > 1.0 Ghz Typical
- VBB Output
- 540 ps Typical Propagation Delay
- LVPECL and HSTL Mode Operating Range: VCC = 2.375 V to 3.8 V with VEE = 0 V
- NECL Mode Operating Range: VCC = 0 V with VEE = -2.375 V to -3.8 V
- Q Output will Default Low with Inputs Open or at VEE
|
封装
应用注释 (13)
数据表 (1)
仿真模型 (2)
封装图纸 (2)
产品订购型号
产品 | 状况 | Compliance | 封装 | MSL* | 容器 | 预算价格 (1千个数量的单价) |
---|
NB100LVEP221FAG | Last Shipments | Pb-free
Halide free | LQFP-52 | 848H-01 | 3 | Tray JEDEC | 160 | |
NB100LVEP221FARG | Last Shipments | Pb-free
Halide free | LQFP-52 | 848H-01 | 3 | Tape and Reel | 1500 | |
NB100LVEP221MNG | Active | Pb-free
Halide free | QFN-52 | 485M | 2 | Tray JEDEC | 260 | 联系BDTIC |
NB100LVEP221MNRG | Active | Pb-free
Halide free | QFN-52 | 485M | 2 | Tape and Reel | 2000 | 联系BDTIC |
订购产品技术参数
Product | Type | Channels | Input / Output Ratio | Input Level | Output Level | VCC Typ (V) | tJitterRMS Typ (ps) | tskew(o-o) Max (ps) | tpd Typ (ns) | tR & tF Max (ps) | fmaxClock Typ (MHz) | fmaxData Typ (Mbps) |
---|
NB100LVEP221MNG | Buffer | 1 | 2:1:20 | CML
HSTL
ECL
LVDS | ECL | 3.3
2.5 | 1 | 50 | 0.54
0.59 | 300 | 1000 | |
NB100LVEP221MNRG | Buffer | 1 | 2:1:20 | CML
LVDS
ECL
HSTL | ECL | 2.5
3.3 | 1 | 50 | 0.54
0.59 | 300 | 1000 | |