NB3H5150: Clock Generator, Multi-Rate, Low Noise 2.5V / 3.3V
The NB3H5150 is a high performance Multi−Rate Clock generator
which simultaneously synthesizes up to four different frequencies
from a single PLL using a 25 MHz input reference. The reference
frequency can be provided by a crystal, LVCMOS/LVTTL, LVPECL,
HCSL or LVDS differential signals. The REFMODE pin will select
the reference source.
Three output banks (CLK1A/CLK1B to CLK3A/CLK3B) produce
user selectable frequencies of: 25 MHz, 33.33 MHz, 50 MHz,
100 MHz, 125 MHz, or 156.25 MHz and have ultra−low noise/jitter
performance of less than 0.3 ps.
The fourth output bank (CLK4A/CLK4B) can produce the
following integer and FRAC−N frequencies in pin−strap mode:
33.33 MHz, 66.66 MHz, 100 MHz, 106.25 MHz, 125 MHz,
133.33 MHz, 155.52 MHz, 156.25 MHz or 161.1328 MHz.
More programmable frequencies are available via the I2C interface
with jitter performance of less than 1 ps. Detailed registered
descriptions will be available in a future application note.
Each output block can create two single−ended in−phase LVCMOS
outputs or one differential pair of LVPECL outputs.
Each of the four output blocks is independently powered by a
separate VDDO, 2.5 V/3.3 V for LVPECL, 1.8 V/2.5 V/3.3 V for
LVCMOS.
The serial (I2C and SMBUS) interface can program a variety of
functions including the frequencies and output levels of each divider
block which can be individually enabled and disabled.
特性- Flexible Input Reference − 25 MHz Crystal, Oscillator, Single−Ended or Differential
- Four Independent User−Programmable Clock Frequencies from 25 MHz to 250 MHz
- Independently Configurable Outputs:
- Up to Eight LVCMOS Single Ended outputs or,
- Up to Four Differential LVPECL Outputs or any combination of LVCMOS and LVPECL
- Flexible Input/Core and Output Power Supply Combinations:
- VDD (Core) = 3.3 V ±5% or 2.5 V ±5%
- VDDOn (Outputs) = 3.3 V ±5% or 2.5 V ±5% or 1.8 V ±5% (LVCMOS Only)
- Independent Power Supply per Output Bank
- 300 ps max Output Rise and Fall Times, LVPECL
- 1000 ps max Output Rise and Fall Times, LVCMOS
- 300 fs maximum RMS Phase Jitter (CLK1:4) Integer-N
- 1 ps maximum RMS Phase Jitter (CLK4) Frac-N
- I2C / SMBus Compatible Interface
- −40°C to +85°C Ambient Operating Temperature
- 32−Pin QFN, 5 mm x 5 mm
- Zero ppm Multiplication Error
- Fractional Divide Ratios for Implementing Arbitrary FEC/Inverse−FEC Ratios
- This is a Pb−Free Device
|
应用- Telecom
- Networking
- Ethernet
- SONET
| 终端产品 |
软件 (4)
封装图纸 (1)
应用注释 (1)
仿真模型 (1)
Document Title | Document ID/Size | Revision | Revision Date |
---|
NB3H5150 IBIS Model | nb3h5150.ibs (166kB) | 3.1 | Jun, 2015 |
评估板文档 (3)
数据表 (1)
评估板与开发工具
产品 | 状况 | Compliance | 简短说明 |
---|
NB3H5150MNGEVB | Active | Pb-free | 2.5V / 3.3V Low Noise Multi-Rate Clock Generator Evaluation Board |
产品订购型号
产品 | 状况 | Compliance | 封装 | MSL* | 容器 | 预算价格 (1千个数量的单价) |
---|
NB3H5150MNTXG | Active | Pb-free
Halide free | QFN-32 | 485CE | 1 | Tape and Reel | 1000 | 联系BDTIC |
订购产品技术参数
Product | Input Level | Output Level | VS Typ (V) | fin Typ (MHz) | fout Typ (MHz) | tJitter(Cy-Cy) Typ (ps) | tJitter(Period) Typ (ps) | tJitter(Φ) Typ (ps) | tR & tF Typ (ps) | tR & tF Max (ps) | TA Min (°C) | TA Max (°C) |
---|
NB3H5150MNTXG | Crystal
TTL
LVPECL
HCSL
LVDS | LVCMOS
LVPECL | 3.3
2.5 | 25 | 25-250 | | | 0.5
0.22 | 200
800 | 1000
300 | -40 | 85 |