

## ST7LNB0V2Y0

## DiSEqC™ 2.1 slave microcontroller for LNBs and switchers

#### **Features**

- Clock, reset and supply management
  - Reduced power consumption.
  - Safe power on/off management by low voltage detector (LVD).
  - Internal 8 MHz oscillator
- Communication interface
  - One DiSEgC<sup>™</sup> 2.1 communication interface
- Analog interface
  - 13/18 V voltage detector
  - 22 kHz tone detector
- I/O ports
  - 8 output ports for control of committed and
  - uncommitted switches 1 output port for standby cortro IC.com/ST



## **Description**

The ST7LNB0V2Y0 is an 8-bit microcontroller dedicated to DiSEqC™ slave operation in LNBs and switchers. It is compliant with the DiSEqC™ level 2.1. It also supports backwards compatible mode (13/18 V, 22 kHz tone) and toneburst signalling.

Figure 1. Block diagram



Table 1. **Device summary** 

| Features          | Orderable part number: ST7LNB0V2Y0M6                                        |  |
|-------------------|-----------------------------------------------------------------------------|--|
| Packages          | SO16 narrow                                                                 |  |
| Peripherals       | DiSEqC™ 2.1 communication interface, 22 kHz tone detector, 13/18 V detector |  |
| Operating voltage | 4.5 to 5.5 V                                                                |  |
| Temperature range | -40 to +85 °C                                                               |  |

September 2007 Rev 6 1/30

www.st.com

Contents ST7LNB0V2Y0

## **Contents**

| 1    | ST7 | LNB0V2Y0 pin description           |                                                   |           |  |  |
|------|-----|------------------------------------|---------------------------------------------------|-----------|--|--|
| 2    | ST7 | LNB0V2Y0 implementation7           |                                                   |           |  |  |
| 3    | ST7 | LNB0V2                             | Y0 functional description                         | 8         |  |  |
|      | 3.1 | ST7LN                              | NB0V2Y0 configuration                             | 8         |  |  |
|      | 3.2 | ST7LNB0V2Y0 switching output modes |                                                   |           |  |  |
|      |     | 3.2.1                              | Single polarity output mode                       |           |  |  |
|      |     | 3.2.2                              | Decoded output mode                               | 9         |  |  |
|      |     | 3.2.3                              | Complementary output mode                         | 9         |  |  |
| 4    | Sup | ported I                           | DiSEqC™ commands                                  | 10        |  |  |
| 5    | ST7 | LNB0V2                             | Y0 configuration                                  | 12        |  |  |
|      | 5.1 | Comm                               | and 0Fh                                           | 12        |  |  |
|      | 5.2 | Comm                               | and 0Dh                                           | 12        |  |  |
| 6    | Ele | VIVM VI                            | Varac Pistis                                      | 14        |  |  |
|      | 6.1 | Param                              | eter conditions                                   | 14        |  |  |
|      |     | 6.1.1                              | Minimum and maximum values                        | 14        |  |  |
|      |     | 6.1.2                              | Typical values                                    | 14        |  |  |
|      |     | 6.1.3                              | Typical curves                                    | 14        |  |  |
|      |     | 6.1.4                              | Loading capacitor                                 | 14        |  |  |
|      |     | 6.1.5                              | Pin input voltage                                 | 15        |  |  |
|      | 6.2 | Absolu                             | Absolute maximum ratings                          |           |  |  |
|      | 6.3 | Operating conditions               |                                                   |           |  |  |
|      | 6.4 | Supply current characteristics     |                                                   |           |  |  |
|      | 6.5 | EMC characteristics                |                                                   |           |  |  |
|      |     | 6.5.1                              | Functional EMS (electromagnetic susceptibility)   | 18        |  |  |
|      |     | 6.5.2                              | Electromagnetic Interference (EMI)                | 19        |  |  |
|      |     | 6.5.3                              | Absolute maximum ratings (electrical sensitivity) | 20        |  |  |
|      | 6.6 | I/O port characteristics           |                                                   |           |  |  |
|      |     | 6.6.1                              | General characteristics                           | 20        |  |  |
|      |     | 6.6.2                              | Output driving current                            | 22        |  |  |
| 2/30 |     |                                    |                                                   | <b>57</b> |  |  |

| 517LN | BUVZYU |                             | Contents |
|-------|--------|-----------------------------|----------|
|       | 6.7    | Control pin characteristics | 24       |
| 7     | Pacl   | kage characteristics        | 25       |
|       | 7.1    | Package mechanical data     | 25       |
|       | 7.2    | Thermal characteristics     | 26       |
|       | 7.3    | Soldering information       | 26       |
| 8     | Devi   | vice configuration          | 27       |
|       | 8.1    | Data EEPROM option bytes    | 27       |
| 9     | Revi   | vision history              | 29       |

# www.BDTIC.com/ST

List of tables ST7LNB0V2Y0

## List of tables

| l able 1. | Device summary                                                                                                       | . 1 |
|-----------|----------------------------------------------------------------------------------------------------------------------|-----|
| Table 2.  | ST7LNB0V2Y0 pin functions                                                                                            | . 6 |
| Table 3.  | Single polarity output mode                                                                                          | . 8 |
| Table 4.  | ST7LNB0V2Y0 DiSEqC™ supported commands                                                                               | 10  |
| Table 5.  | Command 0Fh                                                                                                          | 12  |
| Table 6.  | Command 0Dh                                                                                                          | 12  |
| Table 7.  | Reply to command 0Dh                                                                                                 | 12  |
| Table 8.  | ST7LNB0V2Y0 EEPROM parameters                                                                                        | 13  |
| Table 9.  | Output configuration byte                                                                                            | 13  |
| Table 10. | Voltage characteristics                                                                                              | 15  |
| Table 11. | Current characteristics                                                                                              | 16  |
| Table 12. | Thermal characteristics                                                                                              |     |
| Table 13. | General operating conditions                                                                                         |     |
| Table 14. | Operating conditions with low voltage detector (LVD)                                                                 | 17  |
| Table 15. | Operating conditions with the DiSEqC™ signalling                                                                     | 17  |
| Table 16. | Supply current                                                                                                       |     |
| Table 17. | EMS characteristics                                                                                                  | 19  |
| Table 18. | EMI characteristics                                                                                                  | 19  |
| Table 19. | Absolute maximum ratings                                                                                             |     |
| Table 20. | Electrical sensitivities                                                                                             | 20  |
| Table 21. | General characteristics                                                                                              |     |
| Table 22. | Output driving current characteristics                                                                               |     |
| Table 23. | Asynchronous RESET pin Piniplastic similly outline Dackage, 15 I-m il width, mechanical data Thermal characteristics | 24  |
| Table 24. | Pin plastic small outline backage, 15 I-mil width, mechanical data                                                   | 25  |
| Table 25. | The mal chalanteristics.                                                                                             | 26  |
| Table 26. | Soldering compatibility (wave and reflow soldering process)                                                          | 26  |
| Table 27. | Description of data EEPROM option bytes                                                                              |     |
| Table 28. | Document revision history                                                                                            | 29  |

ST7LNB0V2Y0 List of figures

## List of figures

| Figure 1.  | Block diagram                                                     | 1  |
|------------|-------------------------------------------------------------------|----|
| Figure 2.  | SO16 narrow pinout                                                |    |
| Figure 3.  | ST7LNB0V2Y0 typical application circuit                           | 7  |
| Figure 4.  | Pin loading conditions                                            | 14 |
| Figure 5.  | Pin input voltage                                                 | 15 |
| Figure 6.  | Typical IDD in Run vs. fCPU                                       |    |
| Figure 7.  | Two typical applications with unused I/O pin                      | 21 |
| Figure 8.  | Typical IPU vs. VDD with VIN=VSS                                  | 21 |
| Figure 9.  | Typical VOL at VDD=5 V (standard)                                 | 22 |
| Figure 10. | Typical VOL at VDD=5 V (high-sink)                                |    |
| Figure 11. | Typical VDD-VOH at VDD=5 V                                        |    |
| Figure 12. | Pin plastic small outline package, 150-mil width, package outline |    |
| Figure 13. | · · · · · · · · · · · · · · · · · · ·                             |    |

# www.BDTIC.com/ST

## 1 ST7LNB0V2Y0 pin description

Figure 2. SO16 narrow pinout



1. NC = not connected

See *Table 2* for a description of the pin functions.

Table 2. ST7LNB0V2Y0 pin functions

| Pin<br>number    | Function name      | Function description         |  |
|------------------|--------------------|------------------------------|--|
| 1                | Vss                | Ground                       |  |
| 2                | $V_{DD}$           | Power Supply (+5 volts)      |  |
| 3                | RESET              | Reset (active low) input     |  |
| 4                | DRX                | Receive input                |  |
| \ <i>\\</i> \/\\ | OP5                | Ou pu 5 (u rccmmitted port)  |  |
| VeV V V          | VVOR6              | Cutpu 6 (unconstitted purt)  |  |
| 7                | OP7                | Output 7 (uncommitted port)  |  |
| 8                | OP8                | Output 8 (uncommitted port)  |  |
| 9                | OP4                | Output 4 (SO B/A)            |  |
| 10               | OP3 <sup>(1)</sup> | Output 3 (SB/SA)             |  |
| 11               | OP2                | Output 2 (H/V)               |  |
| 12               | OP1                | Output 1 (Hi/Lo)             |  |
| 13               | SBY                | Standby                      |  |
| 14               | DTX                | DiSEqC™ data transmit output |  |
| 15,16            | -                  | Not used <sup>(2)</sup>      |  |

During normal operation this pin must be pulled-up internally or externally to avoid entering ICC mode unexpectedly during a reset. Using an external pull-up of 10 kΩ is mandatory in noisy environment. In the final application, a reset will put the pin back in input pull-up configuration even if it was configured as an output.

<sup>2.</sup> Unused pins must be tied to ground.

## 2 ST7LNB0V2Y0 implementation

Figure 3 shows a typical application circuit for the ST7LNB0V2Y0.

Figure 3. ST7LNB0V2Y0 typical application circuit



- 1. The divider chain connected to the DRX pin must have the following resistance values: 330K $\Omega$  and 100K $\Omega$ .
- The reset circuitry linked to the RESET pin is optional. In fact the ST7LNB0V2Y0 has an internal voltage level detector (LVD) which generates a static reset when the V<sub>DD</sub> supply is below a threshold voltage of 4.1 V.
- The DiSEqC signalling must have a tone frequency of 2 2kHz (±20%) and an amplitude exceeding 150 mV peak to peak.
- When the LVD is enabled (default state), it is mandatory not to connect a pull-up resistor. A 10 nF pull-down capacitor is recommended to filter noise on the reset line.

www.BDTIC.com/ST

## 3 ST7LNB0V2Y0 functional description

## 3.1 ST7LNB0V2Y0 configuration

Unlike the original slave microcontroller described in the *Eutelsat DiSEqC slave* microcontroller specifications version 1.0, the ST7LNB0V2Y0 does not scan the control pins in order to determine the slave configuration. Instead all configuration parameters must be programmed for each specific application, and an option list (see *Section 8: Device configuration*) must be filled-in to program the necessary options at the manufacturing stage.

The slave configuration parameters are the following:

- The DiSEqC<sup>™</sup> slave address: 11h for an LNB, and 15h for a switcher
- The local oscillator frequency table entry numbers
- The DiSEqC<sup>™</sup> configuration byte (refer to page 15 of DiSEqC slave microcontroller specifications)
- The output mode (see next paragraph)
- 22 kHz tone use in backwards compatible mode (SB/SA or Hi/Lo switching)
- Standby pin use

## 3.2 ST7LNB0V2Y0 switching output modes

The ST7LNB0V2Y0 has 8 pins, OP1 to OP 8 available to provide 'TTL' logic levels to operate switches. The switches can be are used to select various signal conditions and sources (p) example recizontal polarization, or satellife position).

As listed in *Table 2*, the committed output port is composed of OP1 to OP4 and the uncommitted output port is composed of OP5 to OP8.

Depending on the application hardware, the switching control pins OP1 to OP8 may be operated differently. Three possible output modes can be configured:

## 3.2.1 Single polarity output mode

In this mode each pin can be controlled individually as described in *Table 3*:

Table 3. Single polarity output mode

| Function name | Function description |
|---------------|----------------------|
| OP4           | SO B/A               |
| OP3           | SB/SA                |
| OP2           | Hor/Ver              |
| OP1           | Hi/Lo                |
| OP5           | SW5                  |
| OP6           | SW6                  |
| OP7           | SW7                  |
| OP8           | SW8                  |

#### 3.2.2 Decoded output mode

This mode offers the possibility to demultiplex three adjacent committed or uncommitted control lines (Hi/Lo, SB/SA and SOB/A) in order to have a 1 of 8 demux on the output port OP1 to OP8. For more details refer to page 10 of *DiSEqC™* slave microcontroller specifications.

It is also possible to have a 1 of 4 demux by decoding only 2 control lines, SB/SA and SO B/A for controlling a 1 of 4 switcher for example.

## 3.2.3 Complementary output mode

In this mode the state of the uncommitted switching output port pins is the complementary of the state of the committed output ports pins. For more details refer to page 14 of DiSEqC<sup>TM</sup> slave microcontroller specifications.

www.BDTIC.com/ST

## **4** Supported DiSEqC<sup>™</sup> commands

Table 4. ST7LNB0V2Y0 DiSEqC™ supported commands

| Command number (Hex byte) | Command name    | Command function                              |  |
|---------------------------|-----------------|-----------------------------------------------|--|
| 00h                       | RESET           | Reset DiSEqC™ microcontroller                 |  |
| 01h                       | clr RESET       | Clear the RESET flag                          |  |
| 02h                       | STANDBY         | Switch peripheral power off                   |  |
| 03h                       | Power on        | Switch peripheral power supply off            |  |
| 04h                       | Set Cont        | Set contention flag                           |  |
| 05h                       | Contend         | Return address only if contention flag is set |  |
| 06h                       | Clr Cont        | Clear contention flag                         |  |
| 07h                       | Address         | Return address unless contention flag is set  |  |
| 08h                       | Move C          | Change address only if contention flag is set |  |
| 09h                       | Move            | Change address unless contention flag is set  |  |
| 10h                       | STATUS          | Read STATUS register                          |  |
| 11h                       | Config          | Read Configuration register                   |  |
| 14h                       | Group 0         | Read switching state (committed port)         |  |
| 15h                       | Grou <u>p 1</u> | Read switching state (uncommitted port)       |  |
| <b>////</b> 20/1//        | Set Lc          | Select the I( w Lc cal c scill ator frequency |  |
| 21h                       | Set VR          | Select the vertical polarization              |  |
| 22h                       | Set Pos A       | Select satellite position A                   |  |
| 23h                       | Set SO A        | Select switch Option A                        |  |
| 24h                       | Set Hi          | Select the Hi local oscillator frequency      |  |
| 25h                       | Set HL          | Select the Horizontal polarization            |  |
| 26h                       | Set Pos B       | Select satellite position B                   |  |
| 27h                       | Set SO B        | Select the switch Option B                    |  |
| 28h                       | Set S1 A        | Select switch S1 input A                      |  |
| 29h                       | Set S2 A        | Select switch S2 input A                      |  |
| 2Ah                       | Set S3 A        | Select switch S3 input A                      |  |
| 2Bh                       | Set S4 A        | Select switch S4 input A                      |  |
| 2Ch                       | Set S1 B        | Select switch S1 input B                      |  |
| 2Dh                       | Set S2 B        | Select switch S2 input B                      |  |
| 2Eh                       | Set S3 B        | Select switch S3 input B                      |  |
| 2Fh                       | Set S4B         | Select switch S4 input B                      |  |
| 38h                       | Write N0        | Write to port group 0 (committed switches)    |  |
| 39h                       | Write N1        | Write to port group 1 (uncommitted switches)  |  |

Table 4. ST7LNB0V2Y0 DiSEqC™ supported commands (continued)

| Command number (Hex byte) | Command name | Command function                              |
|---------------------------|--------------|-----------------------------------------------|
| 51h                       | LO           | Read current L.O frequency table entry number |
| 52h                       | LO Lo        | Read Lo L.O frequency table entry number      |
| 53h                       | LO Hi        | Read Hi L.O frequency table entry number      |

Note:

After a power-on, the ST7LNB0V2Y0 responds to backwards compatible signalling (13/18 V, 22 kHz, tone burst) until a valid DiSEqC frame is detected.

A RESET command must be sent in order to return to backwards compatible mode.

www.BDTIC.com/ST

## 5 ST7LNB0V2Y0 configuration

A dedicated DiSEqC command is implemented to configure the ST7LNB0V2Y0 to the required target application. This configuration is stored in the ST7LNB0V2Y0 embedded EEPROM location.

#### 5.1 Command 0Fh

ST7LNB0V2Y0 devices are shipped to customers with a default parameter value. These parameters can be updated using a dedicated 0Fh DiSEqC command.

The format of this command is described in *Table 5* where "data" is the parameter value to be programmed at the "index" location as shown in *Table 8*.

Table 5. Command 0Fh

| E0h DiSEqC Slave address | 0Fh | index | data |
|--------------------------|-----|-------|------|
|--------------------------|-----|-------|------|

Note:

The special command E0 xx 0F FF FF protects the EEPROM data from any subsequent write access (where xx is the corresponding DiSEqC Slave address).

#### 5.2 Command 0Dh

A dedicated 0Dh command has been added to read a parameter located in EEPROM.

The furnist of this command is discrete in Table 6 where "index" is the address of the byte to be read in EEPROM area.

Table 6. Command 0Dh

| E2h DiSEqC<br>Slave address | 0Dh | index |
|-----------------------------|-----|-------|
|-----------------------------|-----|-------|

The format of the reply frame is given in *Table 7* where "data" is the byte read from EEPROM:

Table 7. Reply to command 0Dh

| E4h | data |
|-----|------|

#### **Timings**

The time required to update a byte parameter (write followed by read operation) is 130 ms; whereas the time required to update all the parameters is about 3.5 s.

Table 8. ST7LNB0V2Y0 EEPROM parameters

| index | Parameter Description                                          |                                                 | Default Value   |  |
|-------|----------------------------------------------------------------|-------------------------------------------------|-----------------|--|
| 00    | slave address                                                  | DiSEqC slave address (00 to FFh) <sup>(1)</sup> | 14h             |  |
| 01    | L.O frequencies                                                | (2)                                             | 00h             |  |
| 02    | Output configuration                                           | See Table 9                                     | 0Ah             |  |
| 03    | Serial / version number   user can enter a value:0000h to FFFF |                                                 | 1Bh, see note 4 |  |
| 04    | Serial / version number                                        | user can enter a value.000011 to FFF11          | FFh             |  |

<sup>1.</sup> Besides the address defined in the EEPROM at index 00h, addresses 10h and 00h are recognized also as

Output configuration byte<sup>(1)</sup> Table 9.

| Bit number              | Bit description                | Value                                                                                      |
|-------------------------|--------------------------------|--------------------------------------------------------------------------------------------|
| 0                       | 22 kHz use                     | 0: High/Low switching 1: SB/SA switching                                                   |
| [1:4]<br>W <sub>5</sub> | Complementary mode selection   | 0: mode not selected [1 to 8]: decorber mode number  0 mode rot selected  1: mode selected |
| 6                       | 2 lines decoded mode selection | 0: mode not selected 1: mode selected                                                      |
| 7                       | Not used                       | 0                                                                                          |

If neither the Decoded mode nor the Complementary mode is set then the Single polarity mode is selected

L.O frequencies: Local oscillator table entry numbers.
 High nibble: High L.O frequency
 Low nibble: Low L.O frequency

## 6 Electrical characteristics

#### 6.1 Parameter conditions

Unless otherwise specified, all voltages are referred to V<sub>SS</sub>.

#### 6.1.1 Minimum and maximum values

Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A=25$  °C and  $T_A=T_A$ max (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\Sigma$ ).

## 6.1.2 Typical values

Unless otherwise specified, typical data are based on  $T_A=25$  °C,  $V_{DD}=5$  V for the 4.5  $V \le V_{DD} \le 5.5$  V voltage range. They are given only as design guidelines and are not tested.

#### 6.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not rester.

#### 6.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in Figure 4.

Figure 4. Pin loading conditions



#### 6.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in Figure 5.

Figure 5. Pin input voltage



## 6.2 Absolute maximum ratings

Stresses above those listed as "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

Table 10. Voltage characteristics

| Symbol                            | Ratings                                         | Maximum value                                | Unit    |
|-----------------------------------|-------------------------------------------------|----------------------------------------------|---------|
| V <sub>DD</sub> - V <sub>SS</sub> | Supply voltage                                  | 7.0                                          | V       |
| V <sub>IN</sub>                   | Input voltage on any pin <sup>(1)(2)</sup>      | V <sub>SS</sub> -0.3 to V <sub>DD</sub> +0.3 | V       |
| W:SV(I/BN)                        | Electros tatic discharge voltage (human End)    | see Section 6.5.3 on                         | nago 20 |
| V <sub>ESD(MM)</sub>              | Electrostatic discharge voltage (Machine Model) | 366 360000 0.3.3 00                          | paye 20 |

- Directly connecting the I/O pins to V<sub>DD</sub> or V<sub>SS</sub> could damage the device if an unexpected change of the I/O configuration occurs (for example, due to a corrupted program counter). To guarantee safe operation, this connection has to be done through a pull-up or pull-down resistor (typical: 10kΩ for I/Os). Unused I/O pins must be tied in the same way to V<sub>DD</sub> or V<sub>SS</sub> according to their reset configuration.
- When the current limitation is not possible, the V<sub>IN</sub> absolute maximum rating must be respected, otherwise refer to I<sub>INJ(PIN)</sub> specification. A positive injection is induced by V<sub>IN</sub>>V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>.

Table 11. Current characteristics

| Symbol                                  | Ratings                                                                 | Maximum<br>value | Unit |
|-----------------------------------------|-------------------------------------------------------------------------|------------------|------|
| I <sub>VDD</sub>                        | Total current into V <sub>DD</sub> power lines (source) <sup>(1)</sup>  | 100              |      |
| I <sub>VSS</sub>                        | Total current out of V <sub>SS</sub> ground lines (sink) <sup>(1)</sup> | 100              |      |
|                                         | Output current sunk by any standard I/O and control pin                 | 25               |      |
| I <sub>IO</sub>                         | Output current sunk by any high sink I/O pin                            | 50               | mA   |
|                                         | Output current source by any I/Os and control pin                       | - 25             | IIIA |
| (2)(3)                                  | Injected current on RESET pin                                           | ± 5              |      |
| I <sub>INJ(PIN)</sub> <sup>(2)(3)</sup> | Injected current on any other pin <sup>(4)(5)</sup>                     | ± 5              |      |
| ΣI <sub>INJ(PIN)</sub> 2)               | Total injected current (sum of all I/O and control pins) <sup>(4)</sup> | ± 20             |      |

- 1. All power (V<sub>DD</sub>) and ground (V<sub>SS</sub>) lines must always be connected to the external supply.
- When the current limitation is not possible, the V<sub>IN</sub> absolute maximum rating must be respected, otherwise refer to I<sub>INJ(PIN)</sub> specification. A positive injection is induced by V<sub>IN</sub>>V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>.
- 3. Negative injection disturbs the analog performance of the device. In particular, it induces leakage currents throughout the device including the analog inputs. To avoid undesirable effects on the analog functions, care must be taken:
  - Analog input pins must have a negative injection less than 0.8 mA (assuming that the impedance of the analog voltage is lower than the specified limits)
  - Pure digital pins must have a negative injection less than 1.6 mA. In addition, it is recommended to inject the current as far as possible from the analog input pins.
- 4. When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). These results are based on characterization with ΣΙ<sub>ΙΝΙ (PIN)</sub> maximum current injection on four I/O port pins of the device.
- 5. Tre op nors in I/O por prins do not accept positive injection.

Table 12. Thermal cnaracteristics

| Symbol           | Ratings                                                                 | Value       | Unit |  |  |
|------------------|-------------------------------------------------------------------------|-------------|------|--|--|
| T <sub>STG</sub> | Storage temperature range                                               | -65 to +150 | °C   |  |  |
| T <sub>J</sub>   | laximum junction temperature (see Section 7.2: Thermal characteristics) |             |      |  |  |

## 6.3 Operating conditions

Table 13. General operating conditions

| Symbol         | Parameter           | Conditions | Min | Max | Unit |
|----------------|---------------------|------------|-----|-----|------|
| $V_{DD}$       | Supply voltage      |            | 4.5 | 5.5 | V    |
| T <sub>A</sub> | Ambient temperature |            | -40 | +85 | °C   |

Table 14. Operating conditions with low voltage detector (LVD)

| Symbol                | Parameter                                         | Conditions                                    | Min  | Тур  | Max   | Unit |
|-----------------------|---------------------------------------------------|-----------------------------------------------|------|------|-------|------|
| V <sub>IT+(LVD)</sub> | Reset release threshold (V <sub>DD</sub> rise)    |                                               | 4.00 | 4.25 | 4.50  | V    |
| V <sub>IT-(LVD)</sub> | Reset generation threshold (V <sub>DD</sub> fall) |                                               | 3.80 | 4.10 | 4.30  | V    |
| V <sub>hys</sub>      | LVD voltage threshold hysteresis                  | $V_{\text{IT+(LVD)}}$ - $V_{\text{IT-(LVD)}}$ |      | 200  |       | mV   |
| Vt <sub>POR</sub>     | V <sub>DD</sub> rise time rate <sup>(1)</sup>     |                                               | 20   |      | 20000 | μs/V |
| t <sub>g(VDD)</sub>   | Filtered glitch delay on V <sub>DD</sub>          | Not detected by the LVD                       |      |      | 150   | ns   |
| I <sub>DD(LVD</sub> ) | LVD/AVD current consumption                       |                                               |      | 200  |       | μΑ   |

Not tested in production. The V<sub>DD</sub> rise time rate condition is needed to ensure a correct device power-on and LVD reset. When the V<sub>DD</sub> slope is outside these values, the LVD may not ensure a proper reset of the MCU.

Table 15. Operating conditions with the DiSEqC™ signalling

| Syrito                | Parameter Parameter                                                | Cor ditions | Min  | Тур | Max  | Unit    |
|-----------------------|--------------------------------------------------------------------|-------------|------|-----|------|---------|
| f <sub>DiSEqC</sub>   | DiSEqC™ tone frequency                                             |             | 17.6 | 22  | 26.4 | kHz     |
| $V_{DiSEqC}$          | DiSEqC™ tone voltage                                               |             | 150  | 650 |      | $mV_PP$ |
| V <sub>Backward</sub> | 13/18 volt backward compatibility voltage threshold <sup>(1)</sup> |             |      | 15  |      | V       |

In backwards compatible mode, bus DC voltage is compared with 15 V. If it exceeds this voltage then it is considered as 18 V else it is considered as 13 V.

## 6.4 Supply current characteristics

The following current consumption specified for the ST7 functional operating modes over temperature range does not take into account the clock source current consumption. To get the total device consumption, the two current values must be added.

Table 16. Supply current<sup>(1)</sup>

| Symbol          | Parameter                                                      | Conditions                                    | Тур  | Max | Unit |
|-----------------|----------------------------------------------------------------|-----------------------------------------------|------|-----|------|
|                 | Supply current in Run mode <sup>(2)</sup>                      |                                               | 4.50 | 7   |      |
| I <sub>DD</sub> | Supply current for LNB or switcher applications <sup>(3)</sup> | V <sub>DD</sub> =5.5V, f <sub>CPU</sub> =8MHz |      | 20  | mA   |

- 1.  $T_A = -40$  to +125 °C unless otherwise specified.
- CPU running with memory access, all I/O pins in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load), all
  peripherals in reset state; clock input (CLKIN) driven by external square wave, LVD disabled.
- 3. Data based on typical ST7LNB0V2Y0 LNB or switcher application software running.

Figure 6. Typical I<sub>DD</sub> in Run vs. f<sub>CPU</sub>



## 6.5 EMC characteristics

Susceptibility tests are performed on a sample basis during product characterization.

#### 6.5.1 Functional EMS (electromagnetic susceptibility)

Based on a simple running application on the product (toggling 2 LEDs through I/O ports), the product is stressed by two electromagnetic events until a failure occurs (indicated by the LEDs).

- ESD: Electrostatic discharge (positive and negative) is applied on all pins of the device until a functional disturbance occurs. This test conforms with the IEC 1000-4-2 standard.
- FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100pF capacitor, until a functional disturbance occurs. This test conforms with the IEC 1000-4-4 standard.

A device reset allows normal operations to be resumed. The test results are given in the table below based on the EMS levels and classes defined in application note AN1709.

#### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

Software recommendations:

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical Data corruption (control registers...)
- Prequalification trials:

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the RESET pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

Table 17. EMS characteristics

| Symbol            | Parameter                                                                                                                                       | Conditions                                                                                     | Level/<br>Class |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------|
| VFESI             | Voltage limits to be at plied or an / I/O pin to industrial a functional disturbance                                                            | $V_{C} = 5        $                                                                            | 2B              |
| V <sub>FFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>DD</sub> pins to induce a functional disturbance | V <sub>DD</sub> =5 V, T <sub>A</sub> =+25 °C, f <sub>OSC</sub> =8 MHz conforms to IEC 1000-4-4 | 3B              |

#### 6.5.2 Electromagnetic Interference (EMI)

Based on a simple application running on the product (toggling 2 LEDs through the I/O ports), the product is monitored in terms of emission. This emission test is in line with the norm SAE J 1752/3 which specifies the board and the loading of each pin.

Table 18. EMI characteristics<sup>(1)</sup>

| Symbol                      | Parameter    | Conditions                                                                                   | Monitored frequency band | Max vs.<br>[f <sub>OSC</sub> /f <sub>CPU</sub> ] |        | Unit |
|-----------------------------|--------------|----------------------------------------------------------------------------------------------|--------------------------|--------------------------------------------------|--------|------|
|                             |              |                                                                                              |                          | 1/4MHz                                           | 1/8MHz |      |
|                             |              | V <sub>DD</sub> =5 V, T <sub>A</sub> =+25 °C,<br>SO16 package,<br>conforming to SAE J 1752/3 | 0.1 MHz to 30 MHz        | 8                                                | 14     |      |
|                             | O Baalulaval |                                                                                              | 30 MHz to 130 MHz        | 27                                               | 32     | dΒμV |
| S <sub>EMI</sub> Peak level | reak level   |                                                                                              | 130 MHz to 1 GHz         | 26                                               | 28     |      |
|                             | -            | SAE EMI Level                                                                                | 3.5                      | 4                                                | -      |      |

<sup>1.</sup> Data based on characterization results, not tested in production.



## 6.5.3 Absolute maximum ratings (electrical sensitivity)

Based on three different tests (ESD, LU and DLU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity. For more details, refer to the application note AN1181.

#### Electrostatic discharge (ESD)

Electrostatic Discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts\*(n+1) supply pin). This test conforms to the JESD22-A114A/A115A standard.

Table 19. Absolute maximum ratings

| Symbol                | Ratings                                            | Conditions             | Maximum<br>value <sup>(1)</sup> | Unit |
|-----------------------|----------------------------------------------------|------------------------|---------------------------------|------|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | T <sub>A</sub> =+25 °C | 4000                            | V    |

<sup>1.</sup> Data based on characterization results, not tested in production.

#### Static and dynamic latch-up

- LU: 3 complementary static tests are required on 10 parts to assess the latch-up performance. A supply overvoltage (applied to each power supply pin) and a current injection (applied to each input, output and configurable I/O pin) are performed on each sample. This test conforms to the EIA/JESD 78 IC latch-up standard. For more details, refer to the application note AN1181.
- DLU Flight ostatic discharges (one positive there are negative test) are applied to each pin of 8 tamples when the micro is urining to assess the latchur performance in dynamic mode. Power supplies are set to the typical values, the oscillator is connected as near as possible to the pins of the micro and the component is put in reset mode. This test conforms to the IEC1000-4-2 and SAEJ1752/3 standards. For more details, refer to the application note AN1181.

Table 20. Electrical sensitivities

| Symbol | Parameter              | Conditions                                          | Class <sup>(1)</sup> |
|--------|------------------------|-----------------------------------------------------|----------------------|
| LU     | Static latch-up class  | T <sub>A</sub> =+25 °C                              | А                    |
| DLU    | Dynamic latch-up class | $V_{DD}$ =5.5 V, $f_{OSC}$ =4 MHz,<br>$T_A$ =+25 °C | А                    |

Class description: A Class is an STMicroelectronics internal specification. All its limits are higher than the JEDEC specifications, that means when a device belongs to Class A it exceeds the JEDEC standard. B Class strictly covers all the JEDEC criteria (international standard).

## 6.6 I/O port characteristics

#### 6.6.1 General characteristics

Subject to general operating conditions for V<sub>DD</sub>, f<sub>OSC</sub>, and T<sub>A</sub> unless otherwise specified.

| Table 2               | C 21. Octional characteristics                    |                                  |                    |     |             |      |  |
|-----------------------|---------------------------------------------------|----------------------------------|--------------------|-----|-------------|------|--|
| Symbo<br>I            | Parameter                                         | Conditions                       | Min                | Тур | Max         | Unit |  |
| $V_{IL}$              | Input low level voltage                           |                                  |                    |     | $0.3V_{DD}$ | V    |  |
| V <sub>IH</sub>       | Input high level voltage                          |                                  | 0.7V <sub>DD</sub> |     |             | V    |  |
| V <sub>hys</sub>      | Schmitt trigger voltage hysteresis <sup>(1)</sup> |                                  |                    | 400 |             | mV   |  |
| ΙL                    | Input leakage current                             | $V_{SS} \leq V_{IN} \leq V_{DD}$ |                    |     | ±1          | ^    |  |
| I <sub>S</sub>        | Static current consumption <sup>(2)</sup>         | Floating input mode              |                    |     | 200         | μΑ   |  |
| R <sub>PU</sub>       | Weak pull-up equivalent resistor <sup>(3)</sup>   | $V_{IN} = V_{SS}, V_{DD} = 5 V$  | 50                 | 120 | 250         | kΩ   |  |
| C <sub>IO</sub>       | I/O pin capacitance                               |                                  |                    | 5   |             | pF   |  |
| t <sub>f(IO)out</sub> | Output high to low level fall time <sup>(1)</sup> | C <sub>L</sub> = 50 pF           |                    | 25  |             | ne   |  |
| t <sub>r(IO)out</sub> | Output low to high level rise time <sup>(1)</sup> | Between 10% and 90%              |                    | 25  |             | ns   |  |

Table 21. General characteristics

- 1. Data based on characterization results, not tested in production.
- 2. Configuration not recommended, all unused pins must be kept at a fixed voltage: using the output mode of the I/O for example or an external pull-up or pull-down resistor (see *Figure 7*). Data based on design simulation and/or technology characteristics, not tested in production.
- The R<sub>PU</sub> pull-up equivalent resistor is based on a resistive transistor (corresponding I<sub>PU</sub> current characteristics described in *Figure 8*).





## 6.6.2 Output driving current

Subject to general operating conditions for  $V_{DD}$ ,  $f_{CPU}$ , and  $T_A$  unless otherwise specified.

Table 22. Output driving current characteristics

| Symbol                         | Parameter                                                                                   |                   | Conditions              | Min                  | Max                    | Unit |     |  |
|--------------------------------|---------------------------------------------------------------------------------------------|-------------------|-------------------------|----------------------|------------------------|------|-----|--|
|                                | Output low level voltage for a standard                                                     |                   | I <sub>IO</sub> =+5 mA  |                      | 1.0                    |      |     |  |
| V <sub>OL</sub> <sup>(1)</sup> | I/O pin when 8 pins are sunk at same time (see <i>Figure 9</i> )                            |                   |                         |                      | I <sub>IO</sub> =+2 mA |      | 0.4 |  |
|                                | Output low level voltage for a high sink                                                    | -57               | I <sub>IO</sub> =+20 mA |                      | 1.3                    | .,   |     |  |
|                                | I/O pin when 4 pins are sunk at same time (see <i>Figure 10</i> )                           | V <sub>DD</sub> = | I <sub>IO</sub> =+8 mA  |                      | 0.75                   | V    |     |  |
| (2)                            | Output high level voltage for an I/O pin                                                    |                   | I <sub>IO</sub> =-5 mA  | V <sub>DD</sub> -1.5 |                        |      |     |  |
| V <sub>OH</sub> <sup>(2)</sup> | V <sub>OH</sub> <sup>(2)</sup> when 4 pins are sourced at same time (see <i>Figure 11</i> ) |                   | I <sub>IO</sub> =-2 mA  | V <sub>DD</sub> -0.8 |                        |      |     |  |

The I<sub>IO</sub> current sunk must always respect the absolute maximum rating specified in Section Table 11. and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>.

Figure 9. Typical V<sub>OL</sub> at V<sub>DD</sub>=5 V (standard)



Figure 10. Typical V<sub>OL</sub> at V<sub>DD</sub>=5 V (high-sink)



The I<sub>IO</sub> current sourced must always respect the absolute maximum rating specified in Section Table 11.
 and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VDD</sub>. True open drain I/O pins does not have V<sub>OH</sub>.



# www.BDTIC.com/ST

## 6.7 Control pin characteristics

Table 23. Asynchronous  $\overline{RESET}$  pin<sup>(1)(2)(3)</sup>

| Symbol                  | Parameter                                         | Conditions             |                        | Min | Тур | Max                | Unit |
|-------------------------|---------------------------------------------------|------------------------|------------------------|-----|-----|--------------------|------|
| V <sub>IL</sub>         | Input low level voltage                           |                        |                        |     |     | 0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub>         | Input high level voltage                          |                        |                        |     |     |                    | V    |
| V <sub>hys</sub>        | Schmitt trigger voltage hysteresis <sup>(4)</sup> |                        |                        |     | 1   |                    | V    |
| V <sub>OL</sub>         | Output low level voltage <sup>(5)</sup>           | V <sub>DD</sub> =5 V   | I <sub>IO</sub> =+5 mA |     | 0.5 | 1.0                | V    |
|                         |                                                   |                        | I <sub>IO</sub> =+2 mA |     | 0.2 | 0.4                | V    |
| R <sub>ON</sub>         | Pull-up equivalent resistor (6)(4)                | V <sub>DD</sub> =5 V   |                        | 20  | 40  | 80                 | kΩ   |
| t <sub>w(RSTL)out</sub> | Generated reset pulse duration                    | Internal reset sources |                        |     | 30  |                    | μS   |
| t <sub>h(RSTL)in</sub>  | External reset pulse hold time <sup>(7)</sup>     |                        |                        | 20  |     |                    | μS   |
| t <sub>g(RSTL)in</sub>  | Filtered glitch duration <sup>(8)</sup>           |                        |                        |     | 200 |                    | ns   |

The output of the external reset circuit must have an open-drain output to drive the ST7 reset pad. Otherwise the device can be damaged when the ST7 generates an internal reset (LVD or watchdog).

- 4. Data based on characterization results, not tested in production.
- 5. The I<sub>IO</sub> current sunk must always respect the absolute maximum rating specified in Section Table 11. and the sum of I<sub>IO</sub> (I/O ports and control pins) must not expect the absolute maximum rating specified in Section Table 11. and the sum of I<sub>IO</sub>
- 6. The R<sub>ON</sub> pull-up equivalent resistor is based on a recistive transistor. Specified for yellings on RESET pin between V<sub>ILmax</sub> and V<sub>DD</sub>
- 4. To guarantee the reset of the device, a minimum pulse has to be applied to the RESET pin. All short pulses applied on RESET pin with a duration below t<sub>h(RSTL)in</sub> can be ignored.
- 8. The reset network protects the device against parasitic resets.

Whatever the reset source is (internal or external), the user must ensure that the level on the RESET pin can go below the V<sub>IL</sub> max. level specified in Section Table 23. on page 24. Otherwise the reset will not be taken into account internally.

<sup>3.</sup> Because the reset circuit is designed to allow the internal RESET to be output in the RESET pin, the user must ensure that the current sunk on the RESET pin (by an external pull-up for example) is less than the absolute maximum value specified for I<sub>INJ(RESET)</sub> in Section Table 11. on page 16.

## 7 Package characteristics

## 7.1 Package mechanical data

Figure 12. Pin plastic small outline package, 150-mil width, package outline



Table 24. Pin plastic small outline package, 150-mil width, mechanical data

| Dim.   | mm             |      |       | inches |       |       |
|--------|----------------|------|-------|--------|-------|-------|
| Dilli. | Min            | Тур  | Max   | Min    | Тур   | Max   |
| A      | 1.35           |      | 1.75  | 0.053  | CT    | 0.069 |
| VAV VV | 0.10           |      | 0.25  | 0.004  | 0     | 0.010 |
| В      | 0.33           |      | 0.51  | 0.013  |       | 0.020 |
| С      | 0.19           |      | 0.25  | 0.007  |       | 0.010 |
| D      | 9.80           |      | 10.00 | 0.386  |       | 0.394 |
| E      | 3.80           |      | 4.00  | 0.150  |       | 0.157 |
| е      |                | 1.27 |       |        | 0.050 |       |
| Н      | 5.80           |      | 6.20  | 0.228  |       | 0.244 |
| α      | 0°             |      | 8°    | 0°     |       | 8°    |
| L      | 0.40           |      | 1.27  | 0.016  |       | 0.050 |
|        | Number of pins |      |       |        |       |       |
| N      | 16             |      |       |        |       |       |

## 7.2 Thermal characteristics

Table 25. Thermal characteristics

| Symbol            | Ratings                                          | Value | Unit |
|-------------------|--------------------------------------------------|-------|------|
| R <sub>thJA</sub> | Package thermal resistance (junction to ambient) | 85    | °C/W |
| T <sub>Jmax</sub> | Maximum junction temperature <sup>(1)</sup>      | 150   | °C   |
| P <sub>Dmax</sub> | Power dissipation <sup>(2)</sup>                 | 300   | mW   |

<sup>1.</sup> The maximum chip-junction temperature is based on technology characteristics.

## 7.3 Soldering information

In order to meet environmental requirements, ST offers the ST7LNB0V2Y0 in ECOPACK® package. The package have a Lead-free second level interconnect. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97.

The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at *www.st.com*, together with specific technical application notes covering the main technical aspects related to lead-free conversion (AN2033, AN2034, AN2035, AN2036).

Bally and forvard compatibility COM / ST

The main difference between Pb and Pb-free soldering process is the temperature range.

- ECOPACK LQFP, SDIP, SO and QFN20 packages are fully compatible with Lead (Pb) containing soldering process (see application note AN2034)
- TQFP, SDIP and SO Pb-packages are compatible with Lead-free soldering process, nevertheless it's the customer's duty to verify that the Pb-packages maximum temperature (mentioned on the Inner box label) is compatible with their Lead-free soldering temperature.

Table 26. Soldering compatibility (wave and reflow soldering process)

| Package     | Plating material devices       | Pb solder paste | Pb-free solder paste |
|-------------|--------------------------------|-----------------|----------------------|
| SDIP & PDIP | Sn (pure Tin)                  | Yes             | Yes <sup>(1)</sup>   |
| QFN         | Sn (pure Tin)                  | Yes             | Yes <sup>(1)</sup>   |
| LQFP and SO | NiPdAu (Nickel-palladium-Gold) | Yes             | Yes <sup>(1)</sup>   |

Assemblers must verify that the Pb-package maximum temperature (mentioned on the Inner box label) is compatible with their Lead-free soldering process.

The maximum power dissipation is obtained from the formula P<sub>D</sub> = (T<sub>J</sub>-T<sub>A</sub>) / R<sub>thJA</sub>.
 The power dissipation of an application can be defined by the user with the formula: P<sub>D</sub>=P<sub>INT</sub>+P<sub>PORT</sub> where P<sub>INT</sub> is the chip internal power (I<sub>DD</sub>xV<sub>DD</sub>) and P<sub>PORT</sub> is the port power dissipation depending on the ports used in the application.

ST7LNB0V2Y0 Device configuration

## 8 Device configuration

## 8.1 Data EEPROM option bytes

Table 27. Description of data EEPROM option bytes

| Byte name | Description                                      | Address |
|-----------|--------------------------------------------------|---------|
| FAM       | Device Family Address (11h:LNB; 15h: switcher)   | 1002h   |
| LOFREQ    | Local Oscillator Frequency Table Entry Numbers   | 1003h   |
| PARAM     | Output Mode and 22 kHz Tone Use (Hi/Lo or SB/SA) | 1004h   |

FAM option byte: Device Family Address

11h: Normal LNB15h: Normal Switcher

#### LOFREQ option byte Local Oscillator Frequency Table Entry Number

This byte indicates the value of a LNB local oscillator:

- Lowest Nibble = Lo Local Oscillator Frequency Table Entry Number
- Highest Nibble = Hi Local Oscillator Frequency Table Entry Number

Note:

See Table 2 on page 8 of the Eutelsat DisEqC slave microcontroller specifications version 1.0.

# PARAM pptipp byte Output Mode and 22 kHz Tone (45e HI/LO of SB/SA)

- Bit 7:8 = Not used
- Bit 6 = Decoded Mode With Only Two Lines (the lowest line of a selection group is kept low)
  - 0: Decoded mode with only two lines not selected
  - 1: Decoded mode with only two lines selected
- Bit 5 = Complementary Mode Selection
  - 0: Complementary Mode not selected
  - 1: Complementary Mode selected
- Bit 4:1 = Decoded Mode Number
  - 0: Decoded Mode not selected
  - 1 to 8: Decoded Mode Number (refer to table 5a on page 11 of the *Eutelsat DisEqC* slave microcontroller speculations version 1.0.
- Bit 0 = 22 kHz Tone Use
  - 0: 22 kHz tone use for Hi/Lo switching in backwards compatible mode
  - 1: 22 kHz tone use for SB/SA switching in backwards compatible mode

Note:

If neither a decoded mode nor a complementary output mode is selected, the output mode is the sinGle polarity output mode (refer to Table 3: Single polarity output mode).

## Figure 13. Option list

|                                                                                            | SEqC™ SLAVE MICROCONTROLLER OPTION LIST ast update: August 2007) |
|--------------------------------------------------------------------------------------------|------------------------------------------------------------------|
| Contact:                                                                                   |                                                                  |
| - Package (tick one box                                                                    |                                                                  |
| ST7LNB0V2Y0M6                                                                              | SO16 NARROW (16 pin)                                             |
| - Family address (tick                                                                     | one box)                                                         |
| Normal LNB (11h)   [ ] Normal Switcher (15h)                                               |                                                                  |
| - Backwards Compatible                                                                     | 22 kHz tone usage (tick one box)                                 |
| Hi/Lo switching                                                                            |                                                                  |
| - Local Oscillator for                                                                     | DCILS tab Centr Cuchern / ST                                     |
| Hi L.O table entry number Lo L.O table entry number                                        |                                                                  |
| - Switching output type                                                                    | e: (tick or fill one box)                                        |
| Single polarity output Decoded mode output (indicate the mode number) Complementary output | []<br>  []                                                       |
|                                                                                            |                                                                  |
|                                                                                            |                                                                  |
| Notes                                                                                      |                                                                  |
| Date                                                                                       | Signature                                                        |
| Please download the latest                                                                 | version of this option list from: www.st.com                     |

ST7LNB0V2Y0 Revision history

## 9 Revision history

Table 28. Document revision history

| Date      | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | 1.0      | Initial release                                                                                                                                                                                                                                                                                                                                                                                          |
| Sep-04    | 2.0      | First release on st.com                                                                                                                                                                                                                                                                                                                                                                                  |
| Dec-04    | 3.0      | Changed note 4 and added "optional" in Figure 3 Section Figure 3.: ST7LNB0V2Y0 typical application circuit on page 7 Added default values in Table 8: ST7LNB0V2Y0 EEPROM parameters                                                                                                                                                                                                                      |
| 12-Oct-05 | 4.0      | Changed package name to SO16 NARROW                                                                                                                                                                                                                                                                                                                                                                      |
| 03-Jan-06 | 5.0      | Product code changed to ST7LNB0V2Y0 to reflect upgrade in firmware.                                                                                                                                                                                                                                                                                                                                      |
| 20-Sep-07 | 6.0      | Document reformatted. Root part number ST7LNB0 changed to ST7LNB0V2Y0. Capacitor changed from 2.2 nF to 180 pF in Figure 3: ST7LNB0V2Y0 typical application circuit. Updated Note 1 below Table 15: Operating conditions with the DiSEqCTM signalling. ECOPACK package description updated in Section 7.3: Soldering information. Removed note 3 below Table 22: Output driving current characteristics. |

www.BDTIC.com/ST

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S DELMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AN DICR SALE OF ST PRODUCTS IN LUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHINITY FIT INFOSER A PARTICULAR PURPOSE (NO) THER EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com