### COMPLETE DATA SHEET **COMING SOON!** June 1997 # CD54HC162/3A CD54HCT162/3A #### **Synchronous Presettable Counters** ## Description The CD54HC/HCT162/3A devices are presettable synchronous counters that feature look-ahead carry logic for use in high-speed counting applications. The CD54HC/HCT162/3A devices are decade counters, and are reset synchronously with the clock. Counting and parallel presetting are both accomplished synchronously with the negative-to-positive transition of the clock. A low level on the synchronous parallel enable input, SPE, disables the counting operation and allows data at the P0 to P3 inputs to be loaded into the counter (provided that the setup and hold requirements for SPE are met). All counters are reset with a low level on the Master Reset input, MR. In the CD54HC/HCT162 counters (synchronous reset types), the requirements for setup and hold time with respect to the clock must be met. Two count enables, PE and TE, in each counter are provided for n-bit cascading. In all counters, reset action occurs regardless of the level of the SPE, PE and TE input. If a decade counter is preset to an illegal state or assumes an illegal state when power is applied, it will return to the normal sequence in one count. The look-ahead carry feature simplifies serial cascading of the counters. Both count enable inputs (PE and TE) must be high to count. The TE input is gated with the Q outputs of all four stages so that at the maximum count the terminal count (TC) output goes high for one clock period. This TC pulse is used to enable the next cascaded stage. #### Functional Diagram #### **HCT INPUT LOAD TABLE** | INPUT | UNIT LOAD (NOTE 1) | |---------|--------------------| | P0 - P3 | 0.25 | | PE | 0.65 | | СР | 1.05 | | MR | 0.8 | | SPE | 0.5 | | TE | 1.05 | #### NOTE: 1. Unit load is $\Delta I_{CC}$ limit specified in DC Electrical Specifications Table, e.g., 360μA Max at +25°C. #### **Absolute Maximum Ratings** | | ion Per Package, P <sub>D</sub> | |--------------------------------------------------------------------------------------------|-------------------------------------------------| | Voltages Referenced to GND0.5V to +7.0V $T_A = -55^{\circ}$ C to | +100°C (Package F) 500mW | | DC Input Voltage Range, All Inputs, $V_{IN}$ 0.5V to $V_{CC}$ +0.5V $T_A = +100^{\circ}$ C | to +125°C (Package F) Derate Linearly at | | DC Output Voltage Range, All Outputs, V <sub>OUT</sub> 0.5V to V <sub>CC</sub> +0.5V | 8mW/°C to 300mW | | | perature Range, T <sub>A</sub> | | For $V_1 < -0.5V$ or $V_1 > V_{CC} + 0.5V$ | e F55°C to +125°C | | DC Output Diode Current, I <sub>OK</sub> Storage Tempe | erature, T <sub>STG</sub> 65°C to +150°C | | For $V_O < -0.5V$ or $V_O > V_{CC} + 0.5V$ ±20mA Lead Temperat | ure (During Soldering) | | DC Drain Current, Per Output, $I_O$ , For -0.5V < $V_O$ < $V_{CC}$ + 0.5V At Distance 1 | 1/16in. ± 1/32in. (1.59mm ± 0.79mm) | | Standard Output±25mA From Case F | For 10s Max | | Bus Driver Output±35mA Unit Inserted | Into a PC Board (Min Thickness 1/16in., 1.59mm) | | DC V <sub>CC</sub> or GND Current, I <sub>CC</sub> With Solder 0 | Contacting Lead Tips Only+300°C | | Standard Output | | | Bus Driver Output±70mA | | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### **Recommended Operating Conditions** | | Operating Temperature Range, T <sub>A</sub> 55°C to +125°C Input Rise and Fall Times, t <sub>R</sub> , t <sub>E</sub> | |--------------|-----------------------------------------------------------------------------------------------------------------------| | CD54HC Types | at 2V |