www.ti.com # 8-/10-/12-Bit, Octal-Channel, Ultra-Low Glitch, Voltage Output, Two-Wire Interface DIGITAL-TO-ANALOG CONVERTERS Check for Samples: DAC5578, DAC6578, DAC7578 #### **FEATURES** **Relative Accuracy: 1 LSB INL** Glitch Energy: 0.15nV-s Power-On Reset to Zero Scale or Midscale Ultra-Low Power Operation: 150µA/ch at 5V Wide Power-Supply Range: +2.7V to +5.5V **Monotonic Over Temperature Range** Settling Time: 10µs to ±0.003% Full-Scale Range (FSR) Two-Wire Serial Interface ( I<sup>2</sup>C<sup>™</sup>-Compatible) **On-Chip Output Buffer Amplifier with** Rail-to-Rail Operation Temperature Range: -40°C to +125°C #### **APPLICATIONS** - **Portable Instrumentation** - **Closed-Loop Servo Control** - **Process Control** - **Data Acquisition Systems** - **Programmable Attenuation** - **PC Peripherals** ## DESCRIPTION The DAC5578, DAC6578, and DAC7578 are low-power, voltage-output, eight-channel, 8-/10-/12-bit digital-to-analog converters (DACs). The DAC5578, DAC6578, and DAC7578 accept external reference voltages at the V<sub>REFIN</sub> pin of up to AV<sub>DD</sub>, giving a full-scale output voltage range up to AV<sub>DD</sub>. These devices are monotonic, provide very good linearity, and minimize undesired code-to-code transient voltages (glitch). The DAC5578, DAC6578, and DAC7578 use a two-wire serial versatile. interface that I<sup>2</sup>C-compatible and operates at clock rates of up to 3.4MHz. Multiple devices can share the same bus. The DAC5578, DAC6578, and DAC7578 incorporate a power-on-reset (POR) circuit that ensures the DAC output powers on at either zero-scale or midscale until a valid code is written to the device. These devices also contain a power-down feature, accessed through the serial interface, that reduces the current consumption of the devices to typically TBD uA at 5V. Power consumption is typically TBD mW at 3V, reducing to TBD $\mu W$ in power-down mode. The low power consumption, two-wire interface, and small footprint make these devices ideal for portable, battery-operated equipment. The DAC5578, DAC6578, and DAC7578 are drop-in and function-compatible with the DAC7678. All devices are available in a 4x4, QFN-24 package and a TSSOP-16 package. | RELATED DEVICES | 8-BIT | 10-BIT | 12-BIT | |-----------------------------------------------------|---------|---------|---------| | Pin- and Function-Compatible (w/internal reference) | _ | _ | DAC7678 | | Pin- and Function-Compatible | DAC5578 | DAC6578 | DAC7578 | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. I<sup>2</sup>C is a trademark of NXP Semiconductors. All other trademarks are the property of their respective owners. SBAS496 - MARCH 2010 www.ti.com This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## PACKAGE/ORDERING INFORMATION(1) | PRODUCT | RESOLUTION | MAXIMUM<br>RELATIVE<br>ACCURACY<br>(LSB) | MAXIMUM<br>DIFFERENTIAL<br>NONLINEARITY<br>(LSB) | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | |---------|------------|------------------------------------------|--------------------------------------------------|------------------|-----------------------|-----------------------------------|--------------------| | DAC7578 | 12 bits | . 1 | ±0.25 | TSSOP-16 | PW | -40°C to +125°C | DAC7578 | | DAC7578 | 12 DIIS | ±1 | ±0.25 | QFN-24 | RGE | -40°C to +125°C | DAC7578 | | DAC6578 | 10 bits | .0.5 | ±0.20 | TSSOP-16 | PW | -40°C to +125°C | DAC6578 | | DAC6578 | TO DIES | ±0.5 | ±0.20 | QFN-24 | RGE | -40°C to +125°C | DAC6578 | | DAC5578 | 8 bits | 0.64- | ±0.10 | TSSOP-16 | PW | -40°C to +125°C | DAC5578 | | DAC5578 | o bils | ±0.25 | ±0.10 | QFN-24 | RGE | -40°C to +125°C | DAC5578 | For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com. # ABSOLUTE MAXIMUM RATINGS(1) Over operating free-air temperature range, unless otherwise noted. | | DAC5578, DAC6578, DAC7578 | UNIT | |-------------------------------------------------|-----------------------------------|------| | AV <sub>DD</sub> to GND | -0.3 to +6 | V | | Digital input voltage to GND | -0.3 to +AV <sub>DD</sub> + 0.3 | V | | V <sub>OUT</sub> to GND | $-0.3 \text{ to } +AV_{DD} + 0.3$ | V | | V <sub>REF</sub> to GND | $-0.3 \text{ to } +AV_{DD} + 0.3$ | V | | Operating temperature range | -40 to +125 | °C | | Storage temperature range | -65 to +150 | °C | | Junction temperature range (T <sub>J</sub> max) | +150 | °C | | Power dissipation | $(T_{J} max - T_{A})/\theta_{JA}$ | W | | Thermal impedance, $\theta_{JA}$ | +118 | °C/W | | Thermal impedance, $\theta_{JC}$ | +29 | °C/W | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability. SBAS496-MARCH 2010 www.ti.com ## **ELECTRICAL CHARACTERISTICS** At $AV_{DD} = 2.7V$ to 5.5V and over $-40^{\circ}$ C to $+125^{\circ}$ C, unless otherwise noted. | | | | DAC5578, D | AC6578, DA | C7578 | | |---------------------------------|------------------------------|--------------------------------------------------------------------------------------|------------|------------|-----------|------------------| | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | STATIC PER | FORMANCE <sup>(1)</sup> | | | | | | | | Resolution | | 12 | | | Bits | | DAC7578 | Relative accuracy | Measured by the line passing through codes 30 and 4050 | | ±0.3 | ±1 | LSB | | | Differential nonlinearity | 12-bit monotonic | | ±0.1 | ±0.25 | LSB | | | Resolution | | 10 | | | Bits | | DAC6578 | Relative accuracy | Measured by the line passing through codes 12 and 1012 | | ±0.15 | ±0.5 | LSB | | | Differential nonlinearity | 10-bit monotonic | | ±0.1 | ±0.20 | LSB | | | Resolution | | 8 | | | Bits | | DAC5578 | Relative accuracy | Measured by the line passing through codes 3 and 252 | | ±0.10 | ±0.25 | LSB | | | Differential nonlinearity | 8-bit monotonic | | ±0.05 | ±0.10 | LSB | | Offset error | | Extrapolated from two-point line passing through two codes <sup>(1)</sup> , unloaded | | ±0.5 | ±4 | mV | | Offset error d | Irift | | | ±3 | | μV/°C | | Full-scale err | or | DAC register loaded with all '1's | | ±0.03 | ±0.2 | % of FSR | | Full-scale error drift | | | | ±2 | | μV/°C | | Zero-code er | ror | DAC register loaded with all '0's | | 1 | 4 | mV | | Zero-code error drift | | | | 2 | | μV/°C | | Gain error | | Extrapolated from two-point line passing through two codes (1), unloaded | | ±0.01 | ±0.15 | % of FSR | | Cain tampara | ature coefficient | AV <sub>DD</sub> = 5V | | ±1 | | ppm of<br>FSR/°C | | Gain tempera | ature coemcient | $AV_{DD} = 2.7V$ | | ±1 | | ppm of<br>FSR/°C | | OUTPUT CH | ARACTERISTICS <sup>(2)</sup> | | | | | | | Output voltag | je range | | 0 | | $AV_{DD}$ | V | | Output valta | ro a attling time | DACs unloaded, 1/4 scale to 3/4 scale | | 6 | 10 | μs | | Output voltag | ge settling time | $R_L = 1M\Omega$ | | 12 | | μS | | Slew rate | | | | 0.75 | | V/μs | | Connecitive le | ad atability | R <sub>L</sub> = ∞ | | 1000 | | pF | | Capacitive lo | au Stability | $R_L = 2k\Omega$ | | 3000 | | pF | | Code change | glitch impulse | 1LSB change around major carry | | 0.1 | | nV-s | | Digital feedth | rough | SCLK toggling | | 0.1 | | nV-s | | Dawar on alit | ah immulaa | $R_L = 2k\Omega$ , $C_L = 470pF$ , $AV_{DD} = 5.5V$ | | 10 | | mV | | Power-on glit | on impulse | $R_L = 2k\Omega, C_L = 470pF, AV_{DD} = 2.7V$ | | 6 | | mV | | Channel-to-cl | hannel dc crosstalk | Full-scale swing on adjacent channel | | 0.1 | | LSB | | Channel-to-channel ac crosstalk | | 1kHz full-scale sine wave, outputs unloaded | | -109 | | dB | | DC output im | pedance | At midscale input | | 4 | | Ω | | Short-circuit current | | DAC outputs shorted to GND | | 25 | | mA | | Power-up tim | e (including settling time) | Coming out of power-down mode, AV <sub>DD</sub> = 5V | | 50 | | μS | Code range of 3 to 252 for 8-bit device, 12 to 1012 for 10-bit, and 30 to 4050 for 12-bit. Specified by design or characterization; not production tested. # **ELECTRICAL CHARACTERISTICS (continued)** At $AV_{DD} = 2.7V$ to 5.5V and over $-40^{\circ}$ C to +125°C, unless otherwise noted. | | | | DAC5578, DA | DAC5578, DAC6578, DAC7578 | | | | | |--------------------------------|--------------------------|-----------------------------------------------------------------------|---------------------|---------------------------|---------------------|--------------------|--|--| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | AC PERFORI | MANCE <sup>(3)</sup> | | | | | | | | | SNR (4) | | $T_A = +25$ °C, BW = 20kHz, AV <sub>DD</sub> = 5V, $f_{OUT} = 1$ kHz | | TBD | | dB | | | | THD | | $T_A = +25$ °C, BW = 20kHz, AV <sub>DD</sub> = 5V, $f_{OUT} = 1$ kHz | | TBD | | dB | | | | SFDR | | $T_A = +25$ °C, BW = 20kHz, AV <sub>DD</sub> = 5V, $f_{OUT} = 1$ kHz | | TBD | | dB | | | | SINAD | | $T_A = +25$ °C, BW = 20kHz, AV <sub>DD</sub> = 5V, $f_{OUT} = 1$ kHz | | TBD | | dB | | | | DAC output no | pise density | T <sub>A</sub> = +25°C, at zero-code input, f <sub>OUT</sub> = 1kHz | | 90 | | nV/√ <del>Hz</del> | | | | DAC output no | pise | T <sub>A</sub> = +25°C, at midscale input, f = 0.1Hz to 10Hz | | 2.6 | | $\mu V_{PP}$ | | | | EXTERNAL R | EFERENCE | | | | <u> </u> | | | | | External refere | ence current | External V <sub>REF</sub> = 2.5V, all eight channels active | | 90 | | μА | | | | V <sub>REFIN</sub> pin refe | rence input range | | 0 | | $AV_{DD}$ | V | | | | Reference inp | ut impedance | | | 8 | | kΩ | | | | LOGIC INPUT | ·S <sup>(3)</sup> | | | | <u> </u> | | | | | Input current | | | | ±1 | | μА | | | | V <sub>IN</sub> L | Logic input LOW voltage | | | | 0.3AV <sub>DD</sub> | V | | | | V <sub>IN</sub> H | Logic input HIGH voltage | | 0.7AV <sub>DD</sub> | | | V | | | | Pin capacitano | ce | | | 1.5 | 3 | pF | | | | POWER REQ | UIREMENTS | | | | | | | | | AV <sub>DD</sub> | Analog power supply | | 2.7 | | 5.5 | V | | | | | Normal mode | $AV_{DD} = 3.6V$ to 5.5V<br>$V_{IN}H = AV_{DD}$ and $V_{IN}L = GND$ | | 0.95 | 1.4 | mA | | | | I <sub>DD</sub> <sup>(5)</sup> | Normal mode | $AV_{DD}$ = 2.7V to 3.6V<br>$V_{IN}H$ = $AV_{DD}$ and $V_{IN}L$ = GND | 0.81 | | 1.3 | mA | | | | DD ` | All power-down modes | $AV_{DD} = 3.6V$ to 5.5V<br>$V_{IN}H = AV_{DD}$ and $V_{IN}L = GND$ | | 0.18 | 3 | μА | | | | | All power-down modes | $AV_{DD} = 2.7V$ to 3.6V<br>$V_{IN}H = AV_{DD}$ and $V_{IN}L = GND$ | 0.10 | | 2.5 | μΑ | | | | | Normal mode | $AV_{DD} = 3.6V$ to 5.5V<br>$V_{IN}H = AV_{DD}$ and $V_{IN}L = GND$ | | 3.4 | 7.1 | mW | | | | Power | Normal mode | $AV_{DD} = 2.7V$ to 3.6V<br>$V_{IN}H = AV_{DD}$ and $V_{IN}L = GND$ | | 2.2 | 4.3 | mW | | | | dissipation <sup>(5)</sup> | All power-down modes | $AV_{DD} = 3.6V$ to $5.5V$<br>$V_{IN}H = AV_{DD}$ and $V_{IN}L = GND$ | | 0.6 | 16 | μW | | | | | All power-down modes | $AV_{DD} = 2.7V$ to 3.6V<br>$V_{IN}H = AV_{DD}$ and $V_{IN}L = GND$ | | 0.3 | 9 | μW | | | | TEMPERATU | RE RANGE | | • | | | | | | | Specified perf | ormance | | -40 | | +125 | °C | | | <sup>(3)</sup> Specified by design or characterization; not production tested. <sup>(4)</sup> First 19 harmonics removed for SNR calculation. <sup>(5)</sup> Input code = midscale, no load. ## **PIN CONFIGURATIONS** #### **PIN DESCRIPTIONS** | PACK | AGE | | | |-------|-----|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TSSOP | QFN | NAME | DESCRIPTION | | _ | 1 | NC | Not internally connected | | 3 | 2 | $AV_{DD}$ | Power-supply input, 2.7V to 5.5V | | 4 | 3 | V <sub>OUT</sub> A | Analog output voltage from DAC A | | 5 | 4 | V <sub>OUT</sub> C | Analog output voltage from DAC C | | 6 | 5 | V <sub>OUT</sub> E | Analog output voltage from DAC E | | 7 | 6 | V <sub>OUT</sub> G | Analog output voltage from DAC G | | _ | 7 | NC | Not internally connected | | 8 | 8 | V <sub>REFIN</sub> | Positive reference input | | _ | 9 | RSTSEL | Reset select pin. RSTSEL high resets device to mid-scale; RSTSEL low (default setting) resets device to zero-scale. | | _ | 10 | ADDR1 | Three-state address input 1 | | 2 | 11 | ADDR0 | Three-state address input 0 | | 9 | 12 | CLR | Asynchronous clear input | | 10 | 13 | V <sub>OUT</sub> H | Analog output voltage from DAC H | | 11 | 14 | V <sub>OUT</sub> F | Analog output voltage from DAC F | | 12 | 15 | V <sub>OUT</sub> D | Analog output voltage from DAC D | | 13 | 16 | V <sub>OUT</sub> B | Analog output voltage from DAC B | | 14 | 17 | GND | Ground reference point for all circuitry on the device | | _ | 18 | NC | Not internally connected | | 15 | 19 | SDA | Serial data input. Data are clocked into or out of the input register. This pin is a bidirectional, open-drain data line that should be connected to the supply voltage with an external pull-up resistor. | | 16 | 20 | SCLK | Serial clock input. Data can be transferred at rates up to 3.4MHz. Schmitt-trigger logic input. | | _ | 21 | TWOC | Twos Complement Select. If the TWOC pin is pulled high, the DAC registers use twos compliments format; if TWOC is pulled low, the DAC registers use straight binary format. | | 1 | 22 | LDAC | Load DACs | | | 23 | NC | Not internally connected | | _ | 24 | NC | Not internally connected | **TIMING DIAGRAM: TBD** Figure 1. Serial Write Operation # THEORY OF OPERATION ## **DIGITAL-TO-ANALOG CONVERTER (DAC)** The DAC5578, DAC6578, and DAC7578 (DACx578) architecture consists of eight string DACs each followed by an output buffer amplifier. Figure 2 shows a principal block diagram of the DAC architecture. Figure 2. Device Architecture For the TSSOP package, the input coding to the DACx578 is straight binary. For the QFN package, the TWOC pin controls the code format. When using an external reference, the ideal output voltage is given by Equation 1: $$V_{OUT} = \frac{D_{IN}}{4096} \times V_{REFIN}$$ (1) Where: $D_{\text{IN}}$ = decimal equivalent of the binary code that is loaded to the DAC register. The code can range from 0 to 255 for the 8-bit DAC5578, 0 to 1023 for the 10-bit DAC6578, and 0 to 4095 for the 12-bit DAC7578. $V_{REFIN}$ = external reference voltage of 0V to 5V, supplied at the $V_{REFIN}$ pin. #### **RESISTOR STRING** The resistor string circuitry is shown in Figure 3. It is simply a string of resistors, each of value *R*. The code loaded into the DAC register determines at which node on the string the voltage is tapped off. The voltage is then fed into the output amplifier by closing one of the switches connecting the string to the amplifier. Because it is a string of resistors, this architecture is monotonic. Figure 3. Resistor String #### **OUTPUT AMPLIFIER** The output buffer amplifier is capable of generating rail-to-rail voltages on its output, giving a maximum output range of 0V to $\text{AV}_{\text{DD}}.$ It is capable of driving a load of $2k\Omega$ in parallel with 1000pF to GND. The source and sink capabilities of the output amplifier can be seen in the Typical Characteristics ( TBD) . The typical slew rate is $0.75\text{V}/\mu\text{s},$ with a typical full-scale settling time of $5\mu\text{s}$ with the output unloaded. SBAS496 – MARCH 2010 www.ti.com # TEXAS INSTRUMENTS #### TWO-WIRE, I<sup>2</sup>C-COMPATIBLE INTERFACE The two-wire serial interface used by the DACx578 is $I^2C$ -compatible (refer to the $I^2C$ Bus Specification). The bus consists of a data line (SDA) and a clock line (SCL) with pull-up resistors. When the bus is idle, both SDA and SCL lines are pulled high. All $I^2C$ -compatible devices connect to the $I^2C$ bus through open-drain I/O pins SDA and SCL. The I<sup>2</sup>C specification states that the device that controls communication is called a master, and the devices that are controlled by the master are called slaves. The master device generates the SCL signal. The master device also generates special timing conditions (start, repeated start, and stop) on the bus to indicate the start or stop of a data transfer, as shown in Figure 4. Device addressing is also performed by the master. The master device on an I<sup>2</sup>C bus is usually a microcontroller or a digital signal processor (DSP). The DACx578 operates as a slave device on the I<sup>2</sup>C bus. A slave device acknowledges the master commands, and upon the direction of the master, either receives or transmits data. Although the DACx578 normally operates as a slave receiver, when a master device acquires the DACx578 internal register data, the DACx578 also operates as a slave transmitter. In this case, the master device reads from the DACx578 (the slave transmitter). According to I<sup>2</sup>C terminology, read and write operations are always performed with respect to the master device. The DACx578 supports the following data transfer modes, as defined in the I<sup>2</sup>C Bus Specification: - Standard mode (100kbps) - Fast mode (400kbps) - Fast mode plus (1.0Mbps)(1) - High-Speed mode (3.4Mbps) The data transfer protocols for Standard and Fast modes are exactly the same; therefore, these modes are referred to as *F/S mode* in this document. The protocol for High-Speed mode is different from the F/S mode, and it is referred to as *HS mode*. The DACx578 supports 7-bit addressing. Note that 10-bit addressing and a general call address are not supported. Other than specific timing signals, the I<sup>2</sup>C interface works with serial bytes. At the end of each byte, a ninth clock cycle is used to generate/detect an acknowledge signal, as shown in Figure 5. An acknowledge is when the SDA line is pulled low during the high period of the ninth clock cycle. A not-acknowledge is when the SDA line is left high during the high period of the ninth clock cycle. (1) The DACx578 supports Fast mode plus speed and timing specifications only. These devices cannot support the 20mA low-level output current specification. Figure 4. Start and Stop Conditions de Lin (s): DAC 55 8 DAC6 78 DA www.ti.com SBAS496 – MARCH 2010 Figure 5. Acknowledge and Not Acknowledge Signals on the I<sup>2</sup>C Bus #### **F/S Mode Protocol** The master initiates data transfer by generating a start condition, defined as when a high-to-low transition occurs on the SDA line while SCL is high, as shown in Figure 5. All I<sup>2</sup>C-compatible devices recognize a start condition. The master then generates the SCL pulses, and transmits the 7-bit address and the read/write direction bit (R/W) on the SDA line. During all transmissions, the master ensures that data are valid. A valid data condition requires the SDA line to be stable during the entire high period of the clock pulse, as shown in Figure 6. All devices recognize the address sent by the master and compare it to the internal fixed addresses. Only the slave device with a matching address generates an acknowledge by pulling the SDA line low during the entire high period of the ninth SCL cycle, as shown in Figure 5. Upon detecting this acknowledge, the master recognizes the communication link with a slave has been established. The master generates additional SCL cycles to either transmit data to the slave (R/W bit = '0') or receive data from the slave (R/W bit = '1'). In either case, the receiver must acknowledge the data sent by the transmitter. So the acknowledge signal can either be generated by the master or by the slave, depending on which one is the receiver. The 9-bit valid data sequences, consisting of eight data bits and one acknowledge bit, can continue as long as necessary. To signal the end of the data transfer, the master generates a stop condition by pulling the SDA line from low to high while the SCL line is high (see Figure 4). This action releases the bus and stops the communication link with the addressed slave. All I<sup>2</sup>C-compatible devices recognize the stop condition. Upon receipt of a stop condition, the bus is released, and all slave devices then wait for a start condition followed by a matching address. Figure 6. I<sup>2</sup>C Bus Bit Transfer SBAS496 – MARCH 2010 www.ti.com #### **HS Mode Protocol** When the bus is idle, both the SDA and SCL lines are pulled high by the pull-up resistors. The master generates a start condition followed by a valid serial byte containing HS mode master code 00001XXX. This transmission is made in F/S mode at no more than 1.0Mbps. No device is allowed to acknowledge the HS mode master code, but all devices must recognize it and switch the respective internal settings to support 3.4Mbps operation. The master then generates a repeated start condition (a repeated start condition has the same timing as the start condition). After this repeated start condition, the protocol is the same as F/S mode, except that transmission speeds up to 3.4Mbps are allowed. A stop condition ends HS mode and switches all the internal settings of the slave devices to support F/S mode. Instead of using a stop condition, repeated start conditions should be used to secure the bus in HS mode. ## DACx578 I<sup>2</sup>C UPDATE SEQUENCE For a single update, the DACx578 requires a start condition, a valid $I^2C$ address (A) byte, a command and access (CA) byte, and two data bytes, the most significant data byte (MSDB) and least significant data byte (LSDB), as shown in Table 1. After each byte is received, the DACx578 acknowledges by pulling the SDA line low during the high period of a single clock pulse, as shown in Figure 7. A valid I<sup>2</sup>C address selects the corresponding slave device (for example, DACx578). The CA byte sets the operational mode of the selected DACx578. When the operational mode is selected by this byte, the DACx578 must receive two data bytes, the most significant data byte (MSDB) and least significant data byte (LSDB), for data update to occur. The DACx578 performs an update on the falling edge of the acknowledge signal that follows the LSDB. The CA byte does not have to be re-sent until a change in operational mode is required. The bits of the control byte continuously determine the type of update performed. Thus, for the first update, the DACx578 requires a start condition, a valid I<sup>2</sup>C address, the CA byte, and two data bytes (MSDB and LSDB). For all consecutive updates, the DACx578 needs only an MSDB and LSDB, as long as the CA byte command remains the same. #### **Table 1. Update Sequence** | MSB | | LSB | A C I / | MSB | | LSB | A C I | MSB | | LSB | A C1/ | MSB | | LSB | A C14 | |-----|--------|-----|---------|-----|---------|-----|-------|-----|------|-----|-------|-----|------|-----|-------| | | A Byte | | ACK | | CA Byte | | ACK | | MSDB | | ACK | | LSDB | | ACK | Figure 7. I<sup>2</sup>C Bus Protocol Fo de Lin (s): DAC 55 8 DAC6 78 PRODUCT PREVIEW SBAS496 - MARCH 2010 www.ti.com When using the $I^2C$ HS mode (clock = 3.4MHz), each 12-bit DAC update other than the first update can be done within 18 clock cycles (MSDB, acknowledge signal, LSDB, acknowledge signal) at 188.88kSPS. When using Fast mode (clock = 400kHz), the maximum DAC update rate is limited to 22.22kSPS. Using the Fast mode plus (clock = 1MHz), the maximum DAC update rate is limited to 55.55kSPS. When a stop condition is received, the DACx578 releases the I<sup>2</sup>C bus and awaits a new start condition. #### Address (A) Byte The address byte, shown in Table 2, is the first byte received following the start condition from the master device. The first four most significant bits (MSBs) of the address are factory preset to '1001'. The next three bits of the address are controlled by the ADDR pin(s). The ADDR pin(s) inputs can be connected to AV<sub>DD</sub>, GND, or left floating. The device address can be updated dynamically between serial commands. When using the QFN package (DAC5578RGE, DAC6578RGE, and DAC7578RGE), up to eight devices can be connected to the same I2C bus. When the **TSSOP** package using (DAC5578PW. DAC6578PW, and DAC7578PW), up to three devices can be connected to the same I<sup>2</sup>C bus. #### Table 2. Address Byte | MSB | | | | | | | LSB | |-----|-----|-----|-----|---------------|-------------------|---------------|--------| | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | R/W | | 1 | 0 | 0 | 1 | See Table 3 o | r Table 4 Slave A | ddress column | 0 or 1 | #### Table 3. Address Format For QFN-24 (RGE) Package | SLAVE ADDRESS | ADDR1 | ADDR0 | |---------------|-------|-------| | 1001 000 | 0 | 0 | | 1001 001 | 0 | 1 | | 1001 010 | 1 | 0 | | 1001 011 | 1 | 1 | | 1001 100 | Float | 0 | | 1001 101 | Float | 1 | | 1001 110 | 0 | Float | | 1001 111 | 1 | Float | | Not supported | Float | Float | #### Table 4. Address Format For TSSOP-16 (PW) Package | SLAVE ADDRESS | ADDR0 | |---------------|-------| | 1001 000 | 0 | | 1001 010 | 1 | | 1001 100 | Float | #### Command and Access (CA) Byte The command and access byte, as shown in Table 5, controls which command is executed and which register is being accessed when writing to or reading from the DACx578. See Table 6 for a list of write and read commands. ## Table 5. Command and Access Byte | MSB | | | | | | | LSB | |-----|--------|------------------------|----|----|--------|-----------------------|-----| | C3 | C2 | C1 | C0 | А3 | A2 | A1 | A0 | | | Commai | nd bits <sup>(1)</sup> | | | Access | s bits <sup>(1)</sup> | | (1) See Table 6 for bit selection. # Table 6. Command and Access Byte Format<sup>(1)</sup> | <b>C</b> 3 | C2 | C1 | C0 | А3 | A2 | <b>A</b> 1 | Α0 | DESCRIPTION | |------------|---------|------|----|----|----|------------|----|--------------------------------------------------------------------------------------------| | Write S | Sequenc | es | • | • | | • | • | | | 0 | 0 | 0 | 0 | A3 | A2 | A1 | A0 | Write to DAC input register channel n | | 0 | 0 | 0 | 1 | А3 | A2 | A1 | A0 | Select to update DAC register channel n | | 0 | 0 | 1 | 0 | А3 | A2 | A1 | A0 | Write to DAC input register channel n, and update all DAC registers (global software LDAC) | | 0 | 0 | 1 | 1 | А3 | A2 | A1 | A0 | Write to DAC input register channel n, and update DAC register channel n | | 0 | 1 | 0 | 0 | X | Χ | Χ | Χ | Power down/on DAC | | 0 | 1 | 0 | 1 | Χ | Χ | Х | Х | Write to clear code register | | 0 | 1 | 1 | 0 | X | Χ | Х | Х | Write to LDAC register | | 0 | 1 | 1 | 1 | X | Χ | Х | Х | Software reset | | Read S | equenc | es | | | | | | | | 0 | 0 | 0 | 0 | А3 | A2 | A1 | A0 | Read from DAC input register channel n | | 0 | 0 | 0 | 1 | А3 | A2 | A1 | A0 | Read from DAC register channel n | | 0 | 1 | 0 | 0 | X | Χ | Х | Χ | Read from DAC power down register | | 0 | 1 | 0 | 1 | X | Χ | Х | Χ | Read from clear code register | | 0 | 1 | 1 | 0 | X | Χ | Χ | Х | Read from LDAC register | | Access | Seque | nces | | | | | | | | C3 | C2 | C1 | C0 | 0 | 0 | 0 | 0 | DAC channel A | | C3 | C2 | C1 | C0 | 0 | 0 | 0 | 1 | DAC channel B | | C3 | C2 | C1 | C0 | 0 | 0 | 1 | 0 | DAC channel C | | C3 | C2 | C1 | C0 | 0 | 0 | 1 | 1 | DAC channel D | | C3 | C2 | C1 | C0 | 0 | 1 | 0 | 0 | DAC channel E | | C3 | C2 | C1 | C0 | 0 | 1 | 0 | 1 | DAC channel F | | C3 | C2 | C1 | C0 | 0 | 1 | 1 | 0 | DAC channel G | | C3 | C2 | C1 | C0 | 0 | 1 | 1 | 1 | DAC channel H | | C3 | C2 | C1 | C0 | 1 | 1 | 1 | 1 | All DAC channels, broadcast update | (1) Any sequences other than the ones listed are invalid; improper use can cause incorrect device operation. SBAS496 - MARCH 2010 www.ti.com ## Most Significant Data Byte (MSDB) and Least Significant Data Byte (LSDB) The MSDB and LSDB contain the data that are passed to the register(s) specified by the CA byte, as shown in Table 7 and Table 8. See Table 13 for a complete list of write sequences and Table 14 for a complete list of read sequences. The DACx578 updates at the falling edge of the acknowledge signal that follows the LSDB. #### **Broadcast Addressing** Broadcast addressing, as shown in Table 9, is also supported by the DACx578. Broadcast addressing can be used for synchronously updating or powering down multiple DACx578 devices. These devices are designed to work with each other, and with the DAC7678, to support multichannel synchronous updates. Using the broadcast address command, the DACx578 responds regardless of the state of the address pins. Note that broadcast addressing is supported only in write mode (master writes to the DACx578). ## I<sup>2</sup>C Read Sequence To read any register, use the following command sequence: - 1. Send a start or repeated start command with a slave address and the R/W bit set to '0' for writing. The device acknowledges this event. - 2. Then send a command byte for the register to be read. The device acknowledges this event again. - 3. Then send a repeated start with the slave address and the R/W bit set to '1' for reading. The device also acknowledges this event. - 4. Then the device writes the MSDB of the register. The master should acknowledge this byte. - 5. Finally, the device writes out the LSDB. An alternative reading method allows for reading back of the last register written to. The sequence is a start/repeated start with slave address and the $R/\overline{W}$ bit set to '1', and the two bytes of the last register are read out, as shown in Figure TBD. Note that it is not possible to use the broadcast address for reading. # Table 7. Most Significant Data Byte (MSDB) | MSB | | | | | | | LSB | |------|------|------|------|------|------|-----|-----| | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | | X | X | X | X | X | X | X | Х | #### Table 8. Least Significant Data Byte (LSDB) | MSB | | | | | | | LSB | |-----|-----|-----|-----|-----|-----|-----|-----| | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | Х | Х | Х | Х | Х | X | X | X | #### **Table 9. Broadcast Address Command** | MSB | | | | | | | LSB | |-----|-----|-----|-----|-----|-----|-----|-----| | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | R/W | | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | #### Table 10. DAC5578 Data Input Register Format | DB23 | 3 | | | | | | | DB15 | | | | | | | DB8 | | | | | | | | DB0 | |------|----|------|-------|-------|--------|-----|----|------|----|----|--------|--------|----|----|-----|---|---|---|-------|------|---|---|-----| | C3 | C2 | C1 | C0 | АЗ | A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Χ | Х | Χ | Х | Х | Χ | Х | Χ | | | C | omma | nd an | d Add | ress B | its | | | | | - Data | Bits - | | | | | | | Don't | Care | | | | #### Table 11. DAC6578 Data Input Register Format | DB2 | 3 | | | | | | | DB15 | | | | | | | | | DR6 | | | | | | DRO | | |-----|----|------|--------|--------|--------|-----|----|------|----|----|----|--------|--------|----|----|----|-----|---|---|-------|------|---|-----|---| | C3 | C2 | C1 | C0 | А3 | A2 | A1 | A0 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Χ | Χ | Χ | Х | Χ | Χ | Ī | | | Co | omma | nd and | d Addı | ress B | its | | | | | | - Data | Bits - | | | | | | | Don't | Care | | | | #### Table 12. DAC7578 Data Input Register Format SBAS496-MARCH 2010 www.ti.com # Table 13. Control Matrix for Write Commands (see Table 10, Table 11, and Table 12 for 8-bit, 10-bit, and 12-bit mapping) | | | | CA E | ЗҮТЕ | | | | | | | MS | DB | | | LSDB DB9 DB8 DB7 DB6 DB5 DB4 DB3 DB2 DB1 | | | | | | | | | | |--------|---------|---------|---------|--------|----------|--------|--------|----------|-----------|----------|-----------|-----------|----------|-----|------------------------------------------|-----------|------|------|-----|-----|-----|-----|-----|-----------------------------------------------------------------------------| | С3 | C2 | C1 | C0 | А3 | A2 | A1 | A0 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | DESCRIPTION | | Write | to DA | C Input | Regis | ter | I | | | | 1 | | | | | | | | | | 1 | I | I | | I | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Data[ | 11:4] | | | | | Data | 3:0] | | Х | Х | Х | Х | Write to DAC input register for channel A | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | Data[ | 11:4] | | | | | Data | 3:0] | | Х | Х | Х | Х | Write to DAC input register for channel B | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | | | Data[ | 11:4] | | | | | Data | 3:0] | | Х | Х | Х | Х | Write to DAC input register for channel C | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | | | Data[ | 11:4] | | | | | Data | 3:0] | | Х | Х | Х | Х | Write to DAC input register for channel D | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | | Data[ | 11:4] | | | | | Data | 3:0] | | Х | Х | Х | Х | Write to DAC input register for channel E | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | | | | Data[ | 11:4] | | | | | Data | 3:0] | | Х | Х | Х | Х | Write to DAC input register for channel F | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | | | Data[ | 11:4] | | | | | Data | 3:0] | | Х | Х | Х | Х | Write to DAC input register forchannel G | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | | | | Data[ | 11:4] | | | | | Data | 3:0] | | Х | Х | Х | Х | Write to DAC input register for channel H | | 0 | 0 | 0 | 0 | 1 | Х | Х | Х | Х | Х | X | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Invalid code, no action performed | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | | | Data[ | 11:4] | | | | | Data | 3:0] | | Х | Х | Х | Х | Broadcast mode, write to all DAC channels | | Select | DAC | Regist | er to U | pdate | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | Х | Х | Х | Х | Χ | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Selects DAC channel A to be updated | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Selects DAC channel B to be updated | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Selects DAC channel C to be updated | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | Х | Х | Х | Х | Χ | Х | Х | Х | Х | X | Х | Х | Х | Х | Х | Х | Selects DAC channel D to be updated | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | Х | Х | Х | Х | Х | Х | Х | Х | Х | X | Х | Х | Х | Х | Х | Х | Selects DAC channel E to be updated | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | Х | Х | Х | Х | Χ | Х | Х | Х | Х | X | Х | Х | Х | Х | Х | Х | Selects DAC channel F to be updated | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | Х | Х | Х | Х | Χ | Х | Х | Х | Х | X | Х | Х | Х | Х | Х | Х | Selects DAC channel G to be updated | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | Х | Х | Х | Х | Χ | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Selects DAC channel H to be updated | | 0 | 0 | 0 | 1 | 1 | Х | Х | Х | Х | X | Х | Χ | Χ | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Invalid code, no action performed | | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | Х | х | х | х | Х | х | Х | Х | Х | x | Х | х | х | х | Х | х | Broadcast mode, selects all DAC channels to be updated | | Write | to Sele | ected [ | DAC Inj | put Re | gister a | and Up | date C | orrespoi | nding DAC | Register | (Individu | ıal Softw | vare LDA | C) | | | | | | | | | | | | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | | | | Data[ | 11:4] | | | | | Data | 3:0] | | х | х | Х | х | Write to DAC input register for channel A and update channel A DAC register | | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | | | | Data[ | 11:4] | | | | | Data | 3:0] | | Х | Х | Х | Х | Write to DAC input register for channel A and update channel B DAC register | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | | | | Data[ | 11:4] | | | | | Data | 3:0] | | Х | Х | Х | Х | Write to DAC input register for channel A and update channel C DAC register | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | | | Data[ | 11:4] | | | | | Data | 3:0] | | Х | х | Х | Х | Write to DAC input register for channel A and update channel D DAC register | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | | | | Data[ | 11:4] | | | | | Data | 3:0] | | х | х | Х | х | Write to DAC input register for channel A and update channel E DAC register | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | | | | Data[ | 11:4] | | | | | Data | 3:0] | | Х | х | Х | Х | Write to DAC input register for channel A and update channel F DAC register | | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | | | | Data[ | 11:4] | | | | Data[3:0] | | | | Х | х | Х | Х | Write to DAC input register for channel A and update channel G DAC register | | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | | | | Data[ | 11:4] | | | | Data[3:0] | | | | Х | х | Х | Х | Write to DAC input register for channel A and update channel H DAC register | | 0 | 0 | 1 | 1 | 1 | Х | Х | Х | Х | Х | Х | Х | Χ | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Invalid code, no action performed | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | | | Data[ | 11:4] | | | | | Data | 3:0] | | Х | Х | Х | Х | Broadcast mode, write to all input registers and update all DAC registers | **PRODUCT PREVIEW** www.ti.com # Table 13. Control Matrix for Write Commands (see Table 10, Table 11, and Table 12 for 8-bit, 10-bit, and 12-bit mapping) (continued) | | CA BYTE 3 C2 C1 C0 A3 A2 A | | | | | | | | MS | DB | | | | | | | LSDB | | | | | | | | |---------------|-----------------------------|---------|--------|---------|----------|-------|--------|-----------|------------|-----------|-----------|--------|-------|-------|-------|-------|-------|-------|-----|-----|-----|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | С3 | C2 | C1 | C0 | А3 | A2 | A1 | Α0 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | DESCRIPTION | | Write | to Sele | ected [ | DAC In | out Reg | gister a | nd Up | date A | II DAC Re | egisters ( | Global So | oftware L | DAC) | • | | | | | • | | | | | | | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | Data | [11:4] | | | | | Data[ | 3:0] | | Х | х | X | x | Write to DAC input register for channel A and update all DAC registers | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | | | | Data | [11:4] | | | | | Data[ | 3:0] | | Х | Х | X | х | Write to DAC input register for channel B and update all DAC registers | | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | | | | Data | [11:4] | | | | | Data[ | 3:0] | | Х | х | х | х | Write to DAC input register for channel C and update all DAC registers | | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | | | | Data | [11:4] | | | | | Data[ | 3:0] | | Χ | Х | X | х | Write to DAC input register for channel D and update all DAC registers | | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | | | | Data | [11:4] | | | | | Data[ | 3:0] | | Х | Х | Х | х | Write to DAC input register for channel E and update all DAC registers | | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | | | | Data | [11:4] | | | | | Data[ | 3:0] | | Χ | Х | Х | х | Write to DAC input register for channel F and update all DAC registers | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | | | | Data | [11:4] | | | | | Data[ | 3:0] | | Х | Х | Х | х | Write to DAC input register for channel G and update all DAC registers | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | | | | Data | [11:4] | | | | | Data[ | 3:0] | | Х | Х | Х | х | Write to DAC input register for channel H and update all DAC registers | | 0 | 0 | 1 | 0 | 1 | Х | Х | Х | X | Х | Χ | X | X | Х | X | X | Х | Х | X | Х | Х | Х | Χ | Х | Invalid code, no action performed | | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | | | | Data | [11:4] | | | | | Data[ | 3:0] | | Х | Х | Х | х | Broadcast mode, write to all input registers and update all DAC registers | | Powe | -Dowr | n Regis | ster | | | | | | | | | | | | | | | | | | | | | | | 0 | 1 | 0 | 0 | Х | Х | Х | Х | X | PD1 | PD0 | DAC A | DAC B | DAC C | DAC D | DAC E | DAC F | DAC G | DAC H | Х | Х | Χ | Χ | Х | | | 0 | 1 | 0 | 0 | Х | Х | Х | Х | X | 0 | 0 | DAC A | DAC B | DAC C | DAC D | DAC E | DAC F | DAC G | DAC H | Х | Х | Х | Х | Х | Each DAC bit set to '1' powers on selected DACs | | 0 | 1 | 0 | 0 | х | Х | х | х | х | 0 | 1 | DAC A | DAC B | DAC C | DAC D | DAC E | DAC F | DAC G | DAC H | Х | Х | Х | Х | х | Each DAC bit set to '1' powers down selected DACs. $V_{OUT}$ connected to GND through $1k\Omega$ pull-down resistor | | 0 | 1 | 0 | 0 | х | х | х | х | х | 1 | 0 | DAC A | DAC B | DAC C | DAC D | DAC E | DAC F | DAC G | DAC H | х | Х | X | X | х | Each DAC bit set to '1' powers down selected DACs. $V_{OUT}$ connected to GND through $100k\Omega$ pull-down resistor | | 0 | 1 | 0 | 0 | Х | Х | х | Х | Х | 1 | 1 | DAC A | DAC B | DAC C | DAC D | DAC E | DAC F | DAC G | DAC H | х | Х | Х | Х | Х | Each DAC bit set to '1' powers down selected DACs. V <sub>OUT</sub> is three-stated | | Clear | Code I | Registe | er | | | | | | | | | | | | | | | | | | | | | | | 0 | 1 | 0 | 1 | Х | Х | Х | Х | Х | X | Χ | Х | Х | Х | Х | Х | Х | Х | CL1 | CL0 | Х | Х | Χ | Х | | | 0 | 1 | 0 | 1 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 0 | 0 | Х | Х | Х | Х | Write to clear code register, CLR pin clears to zero scale | | 0 | 1 | 0 | 1 | Х | Х | Х | Х | Х | Х | Χ | X | Х | Х | Х | Х | Х | Х | 0 | 1 | Х | Х | Χ | Х | Write to clear code register, CLR pin clears to midscale | | 0 | 1 | 0 | 1 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 1 | 0 | Х | Х | Х | Х | Write to clear code register, CLR pin clears to full scale | | 0 | 1 | 0 | 1 | Х | Х | Х | Х | Х | X | Х | Х | Х | Х | Х | Х | Х | Х | 1 | 1 | Χ | Х | Х | Х | Write to clear code register disables CLR pin | | LDAC Register | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 0 | х | х | х | х | DAC H | DAC G | DAC F | DAC E | DAC D | DAC C | DAC B | DAC A | Х | х | х | х | Х | X | х | х | When all DAC bits are set to '1', selected DACs ignore the LDAC pin. When all DAC bits are set to '0', selected DAC registers update according to the LDAC pin. | | Softw | are Re | set | | | | | | | | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | Х | Х | Х | Х | 0 | 0 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Χ | Х | Х | Х | Software reset (default). Same as power-on reset (POR). | | 0 | 1 | 1 | 1 | Х | Х | Х | Х | 0 | 1 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Software reset that sets device into High-Speed mode | | 0 | 1 | 1 | 1 | Х | Х | Х | Х | 1 | 0 | X | X | Х | X | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Software reset that maintains High-Speed mode state | # Table 14. Control Matrix for Read Commands (see Table 10, Table 11, and Table 12 for 8-bit, 10-bit, and 12-bit mapping) | | | | CA E | SYTE | | | | | | | MS | DB | | | | | | | LS | DB | | | | | |-------|---------|---------|------|------|----|----|----|------|------|------|-------|-------|------|--------|-----|-------|-------|--------|-------|----------------------------------------|-------|-------|-------|----------------------------------------| | С3 | C2 | C1 | CO | А3 | A2 | A1 | A0 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | DESCRIPTION | | Input | Registe | er | ļ | ! | | ! | | ļ | | ļ | | | | | | | ļ. | | u. | | ļ. | ļ. | u. | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Data[ | 11:4] | | | | | Data | a[3:0] | | 0 | 0 | 0 | 0 | Read from DAC input register channel A | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | Data[ | 11:4] | | | | | Data | a[3:0] | | 0 | 0 | 0 | 0 | Read from DAC input register channel B | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | | | Data[ | 11:4] | | | | | Data | a[3:0] | | 0 | 0 | 0 | 0 | Read from DAC input register channel C | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | | | Data[ | 11:4] | | | | | Data | a[3:0] | | 0 | 0 | 0 | 0 | Read from DAC input register channel D | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | | Data[ | 11:4] | | | | | Data | a[3:0] | | 0 | 0 | 0 | 0 | Read from DAC input register channel E | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | | | | Data[ | 11:4] | | | | | Data | a[3:0] | | 0 | 0 | 0 | 0 | Read from DAC input register channel F | | 0 | | | | | | | | | | | | | Data | a[3:0] | | 0 | 0 | 0 | 0 | Read from DAC input register channel G | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | | | | Data[ | 11:4] | | | | | Data | a[3:0] | | 0 | 0 | 0 | 0 | Read from DAC input register channel H | | 0 | 0 | 0 | 0 | 1 | Х | Х | Х | X | Х | X | Χ | Х | Х | X | Х | Х | X | X | Х | X | Х | Х | X | Invalid code | | DAC | Registe | er | • | • | | • | • | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | | | Data[ | 11:4] | | | | | Data | a[3:0] | | 0 | 0 | 0 | 0 | Read DAC A DAC register | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | | | Data[ | 11:4] | | | | | Data | a[3:0] | | 0 | 0 | 0 | 0 | Read DAC B DAC register | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | | | | Data[ | 11:4] | | | | | Data | a[3:0] | | 0 | 0 | 0 | 0 | Read DAC C DAC register | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | | | | Data[ | 11:4] | | | | | Data | a[3:0] | | 0 | 0 | 0 | 0 | Read DAC D DAC register | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | | | | Data[ | 11:4] | | | | | Data | a[3:0] | | 0 | 0 | 0 | 0 | Read DAC E DAC register | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | | | | Data[ | 11:4] | | | | | Data | a[3:0] | | 0 | 0 | 0 | 0 | Read DAC F DAC register | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | | | | Data[ | 11:4] | | | | | Data | a[3:0] | | 0 | 0 | 0 | 0 | Read DAC G DAC register | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | | | | Data[ | 11:4] | | | | | Data | a[3:0] | | 0 | 0 | 0 | 0 | Read DAC H DAC register | | 0 | 0 | 0 | 1 | 1 | Х | Х | Х | X | Χ | X | Χ | Χ | Х | X | Х | X | X | X | Х | X | Х | Х | X | Invalid code | | Powe | r Down | Regis | ter | | | | | | | | | | | | | | | | | | | | | | | 0 | 1 | 0 | 0 | Х | Х | Х | Х | 0 | 0 | 0 | 0 | 0 | 0 | PD1 | PD0 | DAC A | DAC B | DAC C | DAC D | DAC E | DAC F | DAC G | DAC H | Read power down register | | Clear | Code F | Registe | er | | | | | | | | | | | | | | | | | | | | | | | 0 | 1 | 0 | 1 | Х | Х | Х | Х | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CL1 | CL0 | Read clear code register | | LDAC | Regist | ter | | | | | | | | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 0 | Х | Х | Х | Х | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | DAC H | DAC G | DAC F | DAC E | DAC D | DAC C | DAC B | DAC A | Read LDAC register | WW Moduce Forder Lim (s): DAC 55 8 DAC6 78 (A):1578 SBAS496 - MARCH 2010 www.ti.com #### POWER-ON RESET TO ZERO-SCALE OR MIDSCALE The DACx578 contains a power-on reset (POR) circuit that controls the output voltage during power-on. For devices in the TSSOP package, at power-on, all DAC registers are filled with zeros and the output voltages of all DAC channels are set to zero-scale. For devices in the QFN package, all DAC registers are set to have all DAC channels power on depending of the state of the RSTSEL pin. The RSTSEL pin value is read at power-on and should be set prior to or simultaneously with AV<sub>DD</sub>. For RSTSEL set to AVDD, the DAC channels are loaded with midscale code. If RSTSEL is set to ground, the DAC channels are loaded with zero-scale code. All DAC channels remain in this state until a valid write sequence and load command are sent to the respective DAC channel. The power-on reset function is useful in applications where it is important to know the output state of each DAC while the device is in the process of powering on. #### LDAC FUNCTIONALITY The DACx578 offers both software and hardware simultaneous updates and control functions. The DAC double-buffered architecture is designed so that new data can be entered for each DAC without disturbing the analog outputs. The DACx578 data updates can be performed either in Synchronous or Asynchronous mode. In Synchronous mode, data are updated on the falling edge of the acknowledge signal that follows LSDB. For Synchronous mode updates, the LDAC pin is not required and must be connected to GND permanently. In Asynchronous mode, the LDAC pin is used as a negative-edge-triggered timing asynchronous DAC updates. Multiple single-channel updates can be performed in order to set different channel buffers to desired values and then make a falling edge on the LDAC pin. The data buffers of all the channels must be loaded with the desired data before an LDAC falling edge. After a high-to-low LDAC transition, all DACs simultaneously update with the last contents of the corresponding data buffers. If the contents of a data buffer are not changed by the serial interface, the corresponding DAC output remains unchanged after the LDAC trigger. Alternatively, all DAC outputs can be updated simultaneously using the built-in LDAC software function. The LDAC register offers additional flexibility and control, giving the ability to select which DAC channel(s) should update simultaneously when the hardware LDAC pin is being brought low. The LDAC register is loaded with an 8-bit word (DB15 to DB8) using control bits C3, C2, C1, and C0. The default value for each bit, and therefore each DAC channel, is zero and the external LDAC pin operates in normal mode. If the LDAC register bit for a selected DAC channel is set to '1', that DAC channel ignores the external LDAC pin and updates only through the software LDAC command. If, however, the LDAC register bit is set to '0', the DAC channel is controlled by the external $\overline{LDAC}$ pin (default). This combination of both software and hardware simultaneous update functions is particularly useful in applications where only selective DAC channels are to be updated simultaneously, while the other channels remain unaffected and have synchronous channel updates. See table TBD for a graphical illustration and examples. SBAS496 - MARCH 2010 www.ti.com #### **POWER-DOWN COMMANDS** The DACx578 uses four modes of operation. These modes are accessed by using control bits C3, C2, C1, and C0. The control bits must be set to '0100'. When the control bits are set correctly, the four different power-down modes are programmable by setting bits PD0 (DB13) and PD1 (DB14) in the control register. Table 15 shows how to control the operating mode with data bits PD0 (DB13), and PD1 (DB14). The DACx578 treats the power-down condition as data; all the operational modes are still valid for power down. It is possible to broadcast a power-down condition to all the DACx578s in a system. It is also possible to power-down a channel and update data on other channels. Further, it is possible to write to the DAC register/buffer of the DAC channel that is powered down. When the DAC channel is then powered on, it contains the new value. When both the PD0 and PD1 bits are set to '0', the device works normally with its typical consumption of TBD mA at 5.5V. However, for the three power-down modes, the supply current falls to TBD mA at 5.5V (TBD mA at 2.7V). Not only does the supply current fall, but the output stage also switches internally from the output amplifier to a resistor network of known values. The advantage of this switching is that the output impedance of the device is known while it is in power-down mode. As described in Table 15, there are three different power-down options. $V_{OUT}$ can be connected internally to GND through a $1k\Omega$ resistor, a $100k\Omega$ resistor, or open-circuited (High-Z). The output stage is shown in Figure 2. In other words, C3, C2, C1, and C0 = '0100' and DB14 and DB13 = '11' represent a power-down condition with High-Z output impedance for a selected channel. DB14 and DB13 = '01' represents a power-down condition with $1k\Omega$ output impedance, while DB14 and DB13 = '10' represents a power-down condition with $100k\Omega$ output impedance. **Table 15. DAC Operating Modes** | PD1<br>(DB14) | PD0<br>(DB13) | DAC OPERATING MODES | |---------------|---------------|-----------------------------------------| | 0 | 0 | Power on selected DACs | | 0 | 1 | Power down selected DACs, 1kΩ to GND | | 1 | 0 | Power down selected DACs, 100kΩ to GND | | 1 | 1 | Power down selected DACs, High-Z to GND | #### CLEAR CODE REGISTER AND CLR PIN The DACx578 contains a clear code register. The clear code register can be accessed via the two-wire serial interface and is user-configurable. Bringing the CLR pin low clears the content of all DAC registers and all DAC buffers and replaces the code with the code determined by the clear code register. The clear code register can be written to by applying the commands showed in Table 13. The default setting of the clear code register sets the output of all DAC channels to 0V when the CLR pin is brought low. The CLR pin is falling-edge-triggered; therefore, the device exits clear code mode on the falling edge of the acknowledge signal that follows LSDB of the next write sequence. If the CLR pin is brought low during a write sequence, the write sequence is aborted and the DAC registers and DAC buffers are cleared. When performing a software reset of the device, the clear code register is reset to the default mode (DB5 = '0', DB4 = '0'). Setting the clear code register to DB4 = '1' and DB5 = '1' ignores any activity on the external CLR pin. #### SOFTWARE RESET FUNCTION Forde Lin (s): DAC 55 8 DAC6 78 DA The DACx578 contains a software reset feature. When the software reset feature is executed, the device (all DAC channels) are reset to the power-on reset code. All registers within the device are reset to the respective default settings. The DAC offers the flexibility to go into High-Speed mode directly after resetting the device without sending the high-speed master code. The device can also stay in High-Speed mode after a reset if desired. See Table 13 (Software Reset subsection) for these extra feature settings. ## PACKAGE OPTION ADDENDUM www.ti.com 26-Feb-2010 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan (2) | Lead/Ball Finish | MSL Peak Temp (3) | |------------------|-----------------------|-----------------|--------------------|------|----------------|--------------|------------------|-------------------| | DAC5578SPW | PREVIEW | TSSOP | PW | 16 | 90 | TBD | Call TI | Call TI | | DAC5578SPWR | PREVIEW | TSSOP | PW | 16 | 2000 | TBD | Call TI | Call TI | | DAC5578SRGER | PREVIEW | VQFN | RGE | 24 | 3000 | TBD | Call TI | Call TI | | DAC5578SRGET | PREVIEW | VQFN | RGE | 24 | 250 | TBD | Call TI | Call TI | | DAC6578SPW | PREVIEW | TSSOP | PW | 16 | 90 | TBD | Call TI | Call TI | | DAC6578SPWR | PREVIEW | TSSOP | PW | 16 | 2000 | TBD | Call TI | Call TI | | DAC6578SRGER | PREVIEW | VQFN | RGE | 24 | 3000 | TBD | Call TI | Call TI | | DAC6578SRGET | PREVIEW | VQFN | RGE | 24 | 250 | TBD | Call TI | Call TI | | DAC7578SPW | PREVIEW | TSSOP | PW | 16 | 90 | TBD | Call TI | Call TI | | DAC7578SPWR | PREVIEW | TSSOP | PW | 16 | 2000 | TBD | Call TI | Call TI | | DAC7578SRGER | PREVIEW | VQFN | RGE | 24 | 3000 | TBD | Call TI | Call TI | | DAC7578SRGET | PREVIEW | VQFN | RGE | 24 | 250 | TBD | Call TI | Call TI | $<sup>^{(1)}</sup>$ The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. **Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No-Leads (QFN) package configuration. - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. E. Falls within JEDEC MO-220. # PW (R-PDSO-G\*\*) #### 14 PINS SHOWN ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: #### **Products Applications** Amplifiers amplifier.ti.com Audio www.ti.com/audio **Data Converters** dataconverter.ti.com Automotive www.ti.com/automotive **DLP® Products** www.dlp.com Communications and www.ti.com/communications Telecom DSP Computers and www.ti.com/computers dsp.ti.com Peripherals Clocks and Timers www.ti.com/clocks Consumer Electronics www.ti.com/consumer-apps Interface interface.ti.com **Energy** www.ti.com/energy Industrial www.ti.com/industrial Logic logic.ti.com Power Mgmt power.ti.com Medical www.ti.com/medical Microcontrollers microcontroller.ti.com www.ti.com/security Security **RFID** www.ti-rfid.com Space, Avionics & www.ti.com/space-avionics-defense Defense RF/IF and ZigBee® Solutions www.ti.com/lprf Video and Imaging www.ti.com/video www.ti.com/wireless-apps Wireless Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated