SCBS011E - JULY 1988 - REVISED MARCH 2003

- Operating Voltage Range of 4.5 V to 5.5 V
- State-of-the-Art BiCMOS Design Significantly Reduces I<sub>CCZ</sub>
- 3-State Outputs Drive Bus Lines or Buffer **Memory Address Registers**

SN54BCT541 . . . J OR W PACKAGE SN74BCT541A . . . DW, N, OR NS PACKAGE (TOP VIEW)

| OE1   | 1  | U | 20 | ] v <sub>cc</sub> |
|-------|----|---|----|-------------------|
| A1 [  | 2  |   | 19 | OE2               |
| A2 [  | 3  |   | 18 | ] Y1              |
| A3 [  | 4  |   | 17 | ] Y2              |
| A4 [  | 5  |   | 16 | ] Y3              |
| A5 [  | 6  |   | 15 | ] Y4              |
| A6 [  | 7  |   | 14 | Y5                |
| A7 [  | 8  |   | 13 | Y6                |
| A8 [  | 9  |   | 12 | ] Y7              |
| GND [ | 10 | ) | 11 | ] Y8              |
|       |    |   |    |                   |

- P-N-P Inputs Reduce DC Loading
- **Data Flow-Through Pinout (All Inputs on** Opposite Side From Outputs)





# description/ordering information

The SN54BCT541 and SN74BCT541A octal buffers and line drivers are ideal for driving bus lines or buffering memory-address registers. The devices feature inputs and outputs on opposite sides of the package to facilitate printed-circuit-board layout.

The 3-state control gate is a 2-input AND gate with active-low inputs so that, if either output-enable (OE1 or OE2) input is high, all eight outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

### ORDERING INFORMATION

| TA             | PACKAG         | 3E†           | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |  |
|----------------|----------------|---------------|--------------------------|---------------------|--|
|                | PDIP – N       |               | SN74BCT541AN             | SN74BCT541AN        |  |
| 0°C to 70°C    | SOIC - DW      | Tube          | SN74BCT541ADW            | BCT541A             |  |
| 0 0 10 70 0    | SOIC - DW      | Tape and reel | SN74BCT541ADWR           | BC1541A             |  |
|                | SOP - NS       | Tape and reel | SN74BCT541ANSR           | BCT541A             |  |
|                | CDIP – J       | Tube          | SNJ54BCT541J             | SNJ54BCT541J        |  |
| –55°C to 125°C | CFP – W        | Tube          | SNJ54BCT541W             | SNJ54BCT541W        |  |
|                | LCCC – FK Tube |               | SNJ54BCT541FK            | SNJ54BCT541FK       |  |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



testing of all parameters.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

### **FUNCTION TABLE**

|     | INPUTS | OUTPUT |   |
|-----|--------|--------|---|
| OE1 | OE2    | Α      | Y |
| L   | L      | L      | L |
| L   | L      | Н      | н |
| Н   | X      | Χ      | Z |
| Х   | Н      | Χ      | Z |

# logic diagram (positive logic)



To Seven Other Channels

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                      | –0.5 V to 7 V             |
|----------------------------------------------------------------------------|---------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                           |                           |
| Voltage range applied to any output in the disabled or power-off state, VO | –0.5 V to 5.5 V           |
| Voltage range applied to any output in the high state, VO                  | –0.5 V to V <sub>CC</sub> |
| Current into any output in the low state: SN54BCT541                       | 96 mA                     |
| SN74BCT541A                                                                | 128 mA                    |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2): DW package        | 58°C/W                    |
| N package                                                                  | 69°C/W                    |
| NS package                                                                 | 60°C/W                    |
| Storage temperature range, T <sub>sto</sub>                                | –65°C to 150°C            |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

# recommended operating conditions (see Note 3)

|                 |                                | SN54BCT541      |     | 41  | SN7 | UNIT |     |      |
|-----------------|--------------------------------|-----------------|-----|-----|-----|------|-----|------|
|                 |                                | MIN             | NOM | MAX | MIN | NOM  | MAX | UNIT |
| Vcc             | Supply voltage                 | 4.5             | 5   | 5.5 | 4.5 | 5    | 5.5 | V    |
| VIH             | High-level input voltage       | 2               |     |     | 2   |      |     | V    |
| V <sub>IL</sub> | Low-level input voltage        |                 |     | 0.8 |     |      | 0.8 | V    |
| ΙΙΚ             | Input clamp current            |                 |     | -18 |     |      | -18 | mA   |
| ІОН             | High-level output current      |                 |     | -12 |     |      | -15 | mA   |
| loL             | Low-level output current       |                 |     | 48  |     |      | 64  | mA   |
| TA              | Operating free-air temperature | <del>-</del> 55 |     | 125 | 0   |      | 70  | °C   |

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



<sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETED        |                           | TEST CONDITIONS                 |      |                  | 41   | SN7  | LINUT            |      |      |
|------------------|---------------------------|---------------------------------|------|------------------|------|------|------------------|------|------|
| PARAMETER        | "=                        | ST CONDITIONS                   | MIN  | TYP <sup>†</sup> | MAX  | MIN  | TYP <sup>†</sup> | MAX  | UNIT |
| VIK              | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA         |      |                  | -1.2 |      |                  | -1.2 | V    |
|                  |                           | $I_{OH} = -3 \text{ mA}$        | 2.4  | 3.3              |      | 2.4  | 3.3              |      |      |
| Voн              | $V_{CC} = 4.5 V$          | $I_{OH} = -12 \text{ mA}$       | 2    | 3.2              |      |      |                  |      | V    |
|                  |                           | $I_{OH} = -15 \text{ mA}$       |      |                  |      | 2    | 3.1              |      |      |
| Voi              | V00 - 4 5 V               | I <sub>OL</sub> = 48 mA         |      | 0.38             | 0.55 |      |                  |      | V    |
| VOL              | V <sub>CC</sub> = 4.5 V   | $I_{OL} = 64 \text{ mA}$        |      |                  |      |      | 0.42             | 0.55 | V    |
| lį               | $V_{CC} = 5.5 \text{ V},$ | $V_I = 7 V$                     |      |                  | 0.1  |      |                  | 0.1  | mA   |
| lін              | $V_{CC} = 5.5 \text{ V},$ | $V_{I} = 2.7 \text{ V}$         |      |                  | 20   |      |                  | 20   | μΑ   |
| Ι <sub>ΙL</sub>  | $V_{CC} = 5.5 \text{ V},$ | $V_{I} = 0.5 \text{ V}$         |      |                  | -0.6 |      |                  | -0.6 | mA   |
| lozh             | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 2.7 V          |      |                  | 50   |      |                  | 50   | μΑ   |
| lozL             | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 0.5 V          |      |                  | -50  |      |                  | -50  | μΑ   |
| los <sup>‡</sup> | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 0              | -100 |                  | -225 | -100 |                  | -225 | mA   |
| Іссн             | V <sub>CC</sub> = 5.5 V   |                                 |      | 27               | 40   |      | 27               | 40   | mA   |
| <sup>I</sup> CCL | V <sub>CC</sub> = 5.5 V   |                                 |      | 47               | 72   |      | 47               | 72   | mA   |
| Iccz             | V <sub>CC</sub> = 5.5 V   |                                 |      | 5                | 7    |      | 5                | 7    | mA   |
| C <sub>i</sub>   | $V_{CC} = 5 V$ ,          | V <sub>I</sub> = 2.5 V or 0.5 V |      | 5                |      |      | 5                |      | pF   |
| Co               | V <sub>CC</sub> = 5 V,    | V <sub>O</sub> = 2.5 V or 0.5 V |      | 10               |      |      | 10               |      | pF   |

# switching characteristics (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | C <sub>I</sub><br>R′<br>R2<br>T <sub>2</sub> | CC = 5 V<br>= 50 pl<br>I = 500 Ω<br>2 = 500 Ω<br>\( = 25°C \) | F,<br>Ω,<br>Ω, | C <sub>L</sub><br>R1<br>R2 | = 50 pF<br>= 500 Ω<br>= 500 Ω<br>= MIN t | 2,  |      | UNIT |     |     |
|------------------|-----------------|----------------|----------------------------------------------|---------------------------------------------------------------|----------------|----------------------------|------------------------------------------|-----|------|------|-----|-----|
|                  |                 |                | MIN                                          | TYP                                                           | MAX            | MIN                        | MAX                                      | MIN | MAX  |      |     |     |
| tPLH             | Δ               | Y              | 2.1                                          | 3.7                                                           | 5.3            | 1.7                        | 6.3                                      | 1.7 | 6    |      |     |     |
| <sup>t</sup> PHL | Α               |                | T                                            | T                                                             | ı              | 3.7                        | 5.5                                      | 7.5 | 3.2  | 8.7  | 3.4 | 8.2 |
| <sup>t</sup> PZH | ŌĒ              | Y              | 4.5                                          | 7.2                                                           | 9.3            | 4.4                        | 11                                       | 3.9 | 10.7 | ns   |     |     |
| tPZL             | OE              | Y              | 5                                            | 8                                                             | 10.4           | 5.4                        | 12.4                                     | 4.4 | 11.5 | 115  |     |     |
| <sup>t</sup> PHZ | ŌĒ              | Υ              | 3.5                                          | 5.6                                                           | 7.6            | 3                          | 9.1                                      | 3   | 8.6  | ns   |     |     |
| tPLZ             | )L              |                | 3.4                                          | 5.2                                                           | 7.2            | 3                          | 9.4                                      | 3   | 8.6  | 115  |     |     |

<sup>§</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.



<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. ‡ Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

## PARAMETER MEASUREMENT INFORMATION



From Output Test **Under Test Point** R1 (see Note A) **LOAD CIRCUIT FOR TOTEM-POLE OUTPUTS** 

3-STATE AND OPEN-COLLECTOR OUTPUTS









### **VOLTAGE WAVEFORMS** PROPAGATION DELAY TIMES (see Note D)

**VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS** 

NOTES: A. C<sub>I</sub> includes probe and jig capacitance.

- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $t_f = t_f \leq 2.5$  ns, duty cycle = 50%.
- C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- The outputs are measured one at a time with one transition per measurement.
- E. When measuring propagation delay times of 3-state outputs, switch S1 is open.
- F. All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuit and Voltage Waveforms





# PACKAGE OPTION ADDENDUM

www.ti.com 15-Oct-2009

### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | n MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|--------------------------------|
| 5962-9074901M2A  | ACTIVE                | LCCC            | FK                 | 20   | 1              | TBD                       | POST-PLATE       | N / A for Pkg Type             |
| 5962-9074901MRA  | ACTIVE                | CDIP            | J                  | 20   | 1              | TBD                       | A42              | N / A for Pkg Type             |
| 5962-9074901MSA  | ACTIVE                | CFP             | W                  | 20   | 1              | TBD                       | Call TI          | N / A for Pkg Type             |
| SN74BCT541ADW    | ACTIVE                | SOIC            | DW                 | 20   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74BCT541ADWE4  | ACTIVE                | SOIC            | DW                 | 20   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74BCT541ADWG4  | ACTIVE                | SOIC            | DW                 | 20   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74BCT541ADWR   | ACTIVE                | SOIC            | DW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74BCT541ADWRE4 | ACTIVE                | SOIC            | DW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74BCT541ADWRG4 | ACTIVE                | SOIC            | DW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74BCT541AN     | ACTIVE                | PDIP            | N                  | 20   | 20             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type             |
| SN74BCT541ANE4   | ACTIVE                | PDIP            | N                  | 20   | 20             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type             |
| SN74BCT541ANSR   | ACTIVE                | SO              | NS                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74BCT541ANSRE4 | ACTIVE                | SO              | NS                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74BCT541ANSRG4 | ACTIVE                | SO              | NS                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SNJ54BCT541FK    | ACTIVE                | LCCC            | FK                 | 20   | 1              | TBD                       | POST-PLATE       | N / A for Pkg Type             |
| SNJ54BCT541J     | ACTIVE                | CDIP            | J                  | 20   | 1              | TBD                       | A42              | N / A for Pkg Type             |
| SNJ54BCT541W     | ACTIVE                | CFP             | W                  | 20   | 1              | TBD                       | Call TI          | N / A for Pkg Type             |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



# PACKAGE OPTION ADDENDUM

www.ti.com 15-Oct-2009

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### OTHER QUALIFIED VERSIONS OF SN54BCT541:

Catalog: SN74BCT541

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product





W.ti.com 5-Aug-2008

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity A0

| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   | A0 | Dimension designed to accommodate the component width     |
|   | B0 | Dimension designed to accommodate the component length    |
|   |    | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| Γ | P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| SN74BCT541ADWR | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8    | 13.0    | 2.7     | 12.0       | 24.0      | Q1               |
| SN74BCT541ANSR | SO              | NS                 | 20 | 2000 | 330.0                    | 24.4                     | 8.2     | 13.0    | 2.5     | 12.0       | 24.0      | Q1               |

# PACKAGE MATERIALS INFORMATION





\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74BCT541ADWR | SOIC         | DW              | 20   | 2000 | 346.0       | 346.0      | 41.0        |
| SN74BCT541ANSR | SO           | NS              | 20   | 2000 | 346.0       | 346.0      | 41.0        |

## FK (S-CQCC-N\*\*)

### **28 TERMINAL SHOWN**

## **LEADLESS CERAMIC CHIP CARRIER**



- NOTES: A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. This package can be hermetically sealed with a metal lid.
  - D. The terminals are gold plated.
  - E. Falls within JEDEC MS-004



# **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

# PLASTIC SMALL-OUTLINE PACKAGE



- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.

14 LEADS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# www.BDTIC.com/TI

# W (R-GDFP-F20)

# CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within Mil-Std 1835 GDFP2-F20

# DW (R-PDSO-G20)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AC.

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.

### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

**Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com **DLP® Products** www.dlp.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf

Applications Audio www.ti.com/audio Automotive www.ti.com/automotive Broadband www.ti.com/broadband Digital Control www.ti.com/digitalcontrol Medical www.ti.com/medical Military www.ti.com/military Optical Networking www.ti.com/opticalnetwork Security www.ti.com/security Telephony www.ti.com/telephony Video & Imaging www.ti.com/video Wireless www.ti.com/wireless

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated