- Package Options Include Plastic "Small Outline" Packages, Flat Packages, and Plastic and Ceramic DIPs
- Dependable Texas Instruments Quality and Reliability

#### description

The '73, and 'H73, contain two independent J-K flip-flops with individual J-K, clock, and direct clear inputs. The '73, and 'H73, are positive pulse-triggered flip-flops. J-K input is loaded into the master while the clock is high and transferred to the slave on the high-to-low transition. For these devices the J and K inputs must be stable while the clock is high.

The 'LS73A contains two independent negative-edge-triggered flip-flops. The J and K inputs must be stable one setup time prior to the high-to-low clock transition for predictable operation. When the clear is low, it overrides the clock and data inputs forcing the  $\Omega$  output low and the  $\overline{\Omega}$  output high.

The SN5473, SN54H73, and the SN54LS73A are characterized for operation over the full military temperature range of -55 °C to 125 °C. The SN7473, and the SN74LS73A are characterized for operation from 0 °C to 70 °C.

SN5473, SN54LS73A . . . J OR W PACKAGE SN7473 . . . N PACKAGE SN74LS73A . . . D OR N PACKAGE (TOP VIEW)



73
FUNCTION TABLE

|     | INPUT | OUT | PUTS |     |             |
|-----|-------|-----|------|-----|-------------|
| CLR | CLK   | J   | K    | Q   | ā           |
| L   | ×     | Х   | Х    | L   | Н           |
| Н   | Ţ     | L   | L    | 00  | $\bar{a}_0$ |
| Н   | 工     | Н   | L    | Н   | L           |
| Н   | ъ.    | L   | Н    | L   | Н           |
| Н   | T     | Н   | Н    | TOG | GLE         |

'L\$73A FUNCTION TABLE

|     | INPUT | OUTP | UTS |     |                    |
|-----|-------|------|-----|-----|--------------------|
| CLR | CLK   | J    | K   | Q   | ₫                  |
| L   | X     | Х    | Х   | L   | Н                  |
| н   | 1     | L    | L   | αo  | $\overline{a}_{O}$ |
| н   | 1     | Н    | L   | Н   | L                  |
| н   | 1     | L    | Н   | L   | н                  |
| н   | 4     | Н    | Н   | TOG | GLE                |
| н   | Н     | Х    | Х   | αo  | $\bar{a}_0$        |

FOR CHIP CARRIER INFORMATION.
CONTACT THE FACTORY

# logic symbols†





<sup>†</sup>These symbols are in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12.

**′73** 

**'LS73** 

### schematics of inputs and outputs









# logic diagrams (positive logic)





# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (See Note 1)      |       | 7 V            |
|---------------------------------------|-------|----------------|
| Input voltage: '73                    |       | 5.5 V          |
| LS73A                                 |       | 7 V            |
| Operating free-air temperature range: | SN54' | -55°C to 125°C |
| operating the an earlier tanget       | SN74' | 0° C to 70°C   |
|                                       |       |                |

NOTE 1: Voltage values are with respect to network ground terminal.



# SN5473, SN54LS73A, SN7473, SN74LS73A DUAL J-K FLIP-FLOPS WITH CLEAR

SDLS118 - DECEMBER 1983 - REVISED MARCH 1988

#### recommended operating conditions

|                 |                                 |          |      | SN547 | 3    |      | SN747 | 3     | UNIT |
|-----------------|---------------------------------|----------|------|-------|------|------|-------|-------|------|
|                 |                                 |          | MIN  | NOM   | MAX  | MIN  | NOM   | MAX   | UNII |
| Vcc             | Supply voltage                  |          | 4.5  | 5     | 5.5  | 4.75 | 5     | 5.25  | ٧    |
| VIH             | High-level input voltage        |          | 2    |       |      | 2    |       |       | ٧    |
| VIL             | Low-level input voltage         |          |      |       | 8.0  |      |       | 8.0   | ٧    |
| ЮН              | High-level output current       |          |      |       | -0.4 |      |       | - 0.4 | mA   |
| loL             | Low-level output current        |          |      |       | 16   |      |       | 16    | mA   |
|                 |                                 | CLK high | 20   |       |      | 20   |       |       |      |
| tw              | Pulse duration                  | CLK low  | 47   |       |      | 47   |       |       | ns   |
|                 |                                 | CLR low  | 25   |       |      | 25   |       |       |      |
| t <sub>su</sub> | Input setup time before CLK t   |          | 0    |       |      | 0    |       |       | ns   |
| th              | Input hold time data after CLK↓ |          | 0    |       |      | 0    |       |       | ns   |
| TA              | Operating free-air temperature  |          | - 55 |       | 125  | 0    |       | 70    | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|           |        | TEST CONDITIONS†                                            |                          |                          |      | SN5473 |          |      | SN7473 |          | UNIT |
|-----------|--------|-------------------------------------------------------------|--------------------------|--------------------------|------|--------|----------|------|--------|----------|------|
| PARAMETER |        | 1E21 CONDITIONS.                                            |                          |                          |      | TYP#   | MAX      | MIN  | TYP‡   | MAX      | UNIT |
| VIK       |        | V <sub>CC</sub> = MIN,                                      | I <sub>I</sub> = - 12 mA |                          |      |        | - 1.5    |      |        | - 1.5    | V    |
| Vон       |        | V <sub>CC</sub> = MIN,<br>I <sub>OH</sub> = - <b>0.4</b> mA | V <sub>IH</sub> = 2 V,   | V <sub>IL</sub> = 0.8 V, | 2.4  | 3.4    |          | 2.4  | 3.4    |          | ٧    |
| VOL       |        | V <sub>CC</sub> = MIN,<br>I <sub>OL</sub> = 16 mA           | V <sub>IH</sub> = 2 V,   | V <sub>IL</sub> = 0.8 V, |      | 0.2    | 0.4      |      | 0.2    | 0.4      | ٧    |
| 11        |        | V <sub>CC</sub> = MAX,                                      | V <sub>I</sub> = 5.5 V   |                          |      |        | 1        |      |        | 1        | mA   |
| ЧН        | J or K | V <sub>CC</sub> = MAX,                                      | V <sub>1</sub> = 2.4 V   |                          |      |        | 40<br>80 |      |        | 40<br>80 | μА   |
|           | J or K |                                                             |                          |                          |      |        | - 1.6    |      |        | - 1.6    |      |
| ItL       | CLR    | V <sub>CC</sub> = MAX,                                      | V <sub>1</sub> = 0.4 V   |                          |      |        | - 3,2    |      |        | - 3.2    | mA   |
|           | CLK    |                                                             | ·                        |                          |      |        | - 3.2    |      |        | - 3.2    | }    |
| los§      |        | V <sub>CC</sub> = MAX                                       |                          |                          | - 20 |        | - 57     | - 18 |        | - 57     | mA   |
| Icc1      |        | V <sub>C</sub> C = MAX,                                     | See Note 2               |                          |      | 10     | 20       |      | 10     | 20       | mA   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

NOTE 2: With all outputs open,  $I_{CC}$  is measured with the Q and  $\overline{Q}$  outputs high in turn. At the time of measurement, the clock input is grounded.

# switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ (see note 3)

| PARAMETER#       | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                    | MIN | TYP | MAX | UNIT |
|------------------|-----------------|----------------|------------------------------------|-----|-----|-----|------|
| f <sub>max</sub> |                 |                |                                    | 15  | 20  |     | MHz  |
| <sup>t</sup> PLH | CLR             | ₫ .            |                                    |     | 16  | 25  | ns   |
| <sup>t</sup> PHL | CLA             | Q              | $R_L = 400 \Omega$ , $C_L = 15 pF$ | -   | 25  | 40  | กร   |
| <sup>t</sup> PLH | CLK             | Q or Q         |                                    |     | 16  | 25  | ns   |
| <sup>t</sup> PHL | CLK             | 2 07 02        |                                    |     | 25  | 40  | ns   |

<sup>#</sup>f<sub>max</sub> = maximum clock frequency: tp<sub>LH</sub> = propagation delay time, low-to-high-level output; tp<sub>HL</sub> = propagation delay time, high-to-low-level output.

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.



 $<sup>^{\</sup>ddagger}$  All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25 \,^{\circ}\text{C}$ .

<sup>&</sup>lt;sup>5</sup> Not more than one output should be shorted at a time.

<sup>1</sup> Average per flip-flop.

#### recommended operating conditions

|                 |                                |                  | SI  | SN54LS73A |       |      | 174LS7 | 3A    | UNIT |
|-----------------|--------------------------------|------------------|-----|-----------|-------|------|--------|-------|------|
|                 |                                |                  | MIN | NOM       | MAX   | MIN  | NOM    | MAX   | UNII |
| Vcc             | Supply voltage                 |                  | 4.5 | 5         | 5.5   | 4.75 | 5      | 5.25  | V    |
| ViH             | High-level input voltage       |                  | 2   |           |       | 2    |        |       | ٧    |
| VIL             | Low-level input voltage        |                  |     |           | 0.7   |      |        | 0.8   | V    |
| Іон             |                                |                  |     |           | - 0.4 |      |        | - 0.4 | mA   |
| lOL             | Low-level output current       |                  |     |           | 4     |      |        | 8     | mA   |
| fclock          | Clock frequency                |                  | 0   |           | 30    | 0    |        | 30    | MHz  |
|                 | Pulse duration                 | CLK high         | 20  |           |       | 20   |        |       |      |
| t <sub>W</sub>  | ruise duration                 | CLR low          | 25  |           |       | 20   |        |       | กร   |
|                 | Con an almost had not Ol 161   | data high or low | 20  |           |       | 20   |        |       |      |
| t <sub>su</sub> | Set up time-before CLK‡        | CLR inactive     | 20  |           |       | 20   |        |       | ns   |
| th              | th Hold time-data after CLK↓   |                  |     |           |       | 0    |        |       | ns   |
| TA              | Operating free-air temperature |                  |     |           | 125   | 0    |        | 70    | °c   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|         | RAMETER    |                                                      | ST CONDITION           | et                     | SI   | N54LS7: | 3A           | Si   | N74LS7: | 3A           | UNIT |
|---------|------------|------------------------------------------------------|------------------------|------------------------|------|---------|--------------|------|---------|--------------|------|
| FA      | MAMEIEN    |                                                      | 251 CONDITION          | 3.                     | MIN  | TYP#    | MAX          | MIN  | TYP‡    | MAX          | UNIT |
| VIK     |            | V <sub>CC</sub> = MIN,                               | $t_1 = -18 \text{ mA}$ |                        |      |         | - 1.5        |      |         | - 1.5        | ٧    |
| Voн     |            | V <sub>CC</sub> = MIN,<br>I <sub>OH</sub> = - 0.4 mA | V <sub>IH</sub> = 2 V, | V <sub>IL</sub> = MAX, | 2.5  | 3.4     |              | 2.7  | 3.4     |              | ٧    |
| )/      |            | V <sub>CC</sub> = MIN,<br>I <sub>OL</sub> = 4 mA     | VIL = MAX,             | V <sub>IH</sub> = 2 V, |      | 0.25    | 0.4          |      | 0.25    | 0.4          | V    |
| VOL     |            | V <sub>CC</sub> = MIN,<br>I <sub>OL</sub> = 8 mA     | VIL = MAX,             | V <sub>IH</sub> = 2 V, |      |         |              |      | 0.35    | 0.5          |      |
|         | J or K     |                                                      |                        |                        |      |         | 0.1          |      |         | 0.1          |      |
| H       | CLR        | V <sub>CC</sub> = MAX,                               | V! = 7 V               |                        | L    |         | 0.3          |      |         | 0.3          | mA   |
|         | CLK        |                                                      |                        |                        |      |         | 0.4          |      |         | 0.4          |      |
|         | J or K     |                                                      |                        |                        |      |         | 20           |      |         | 20           |      |
| ЧН      | CLR        | V <sub>CC</sub> = MAX,                               | V <sub>1</sub> = 2.7 V |                        |      |         | 60           |      |         | 60_          | μА   |
|         | CLK        |                                                      |                        |                        |      |         | 80           |      |         | 80           |      |
| ,       | J or K     | 1/ - A4AV                                            |                        |                        |      |         | 0.4          |      |         | - 0,4        | _^   |
| İIL     | CLR or CLK | V <sub>CC</sub> = MAX,                               | V <sub>1</sub> = 0.4 V |                        |      |         | - 0.8        |      |         | - 0.8        | mA   |
| los\$   |            | V <sub>CC</sub> = MAX,                               | See Note 4             |                        | - 20 |         | <b>– 100</b> | - 20 |         | <b>- 100</b> | mA   |
| ICC (To | otal)      | V <sub>CC</sub> = MAX,                               | See Note 2             |                        |      | 4       | 6            |      | 4       | 6            | mA   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

# switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ (see note 3)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)      | TEST CONDITIONS                               | MIN | TYP | MAX | UNIT |
|------------------|-----------------|---------------------|-----------------------------------------------|-----|-----|-----|------|
| f <sub>max</sub> |                 |                     |                                               | 30  | 45  |     | MHz  |
| t <sub>PLH</sub> | CLR or CLK      | Q or $\overline{Q}$ | $R_{\perp} = 2 k\Omega$ , $C_{\perp} = 15 pF$ |     | 15  | 20  | ns   |
| <sup>t</sup> PHL | CER OF CER      | Q or Q              |                                               |     | 15  | 20  | ns   |

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.



<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ} \text{C}$ .

<sup>§</sup> Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

NOTE 2: With all outputs open, I<sub>CC</sub> is measured with the Q and Q outputs high in turn. At the time of measurement, the clock input is grounded.

NOTE 4: For certain devices where state commutation can be caused by shorting an output to ground, an equivalent test may be performed with V<sub>O</sub> = 2.25 V and 2.125 V for the 54 family and the 74 family, respectively, with the minimum and maximum limits reduced to one half of their stated values.





www.ti.com 15-Oct-2009

# **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| 5962-9675101QCA  | ACTIVE                | CDIP            | J                  | 14   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| 5962-9675101QDA  | ACTIVE                | CFP             | W                  | 14   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| 5962-9675101QDA  | ACTIVE                | CFP             | W                  | 14   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| 5962-9675101VCA  | ACTIVE                | CDIP            | J                  | 14   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| 5962-9675101VCA  | ACTIVE                | CDIP            | J                  | 14   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| 5962-9675101VDA  | ACTIVE                | CFP             | W                  | 14   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| 5962-9675101VDA  | ACTIVE                | CFP             | W                  | 14   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| SN54LS73AJ       | ACTIVE                | CDIP            | J                  | 14   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| SN54LS73AJ       | ACTIVE                | CDIP            | J                  | 14   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| SN7473N          | OBSOLETE              | PDIP            | N                  | 14   |                | TBD                       | Call TI          | Call TI                      |
| SN7473N          | OBSOLETE              | PDIP            | N                  | 14   |                | TBD                       | Call TI          | Call TI                      |
| SN7473N3         | OBSOLETE              | PDIP            | N                  | 14   |                | TBD                       | Call TI          | Call TI                      |
| SN7473N3         | OBSOLETE              | PDIP            | N                  | 14   |                | TBD                       | Call TI          | Call TI                      |
| SN74LS73AD       | ACTIVE                | SOIC            | D                  | 14   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS73AD       | ACTIVE                | SOIC            | D                  | 14   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS73ADE4     | ACTIVE                | SOIC            | D                  | 14   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS73ADE4     | ACTIVE                | SOIC            | D                  | 14   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS73ADG4     | ACTIVE                | SOIC            | D                  | 14   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS73ADG4     | ACTIVE                | SOIC            | D                  | 14   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS73ADR      | ACTIVE                | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS73ADR      | ACTIVE                | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS73ADRE4    | ACTIVE                | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS73ADRE4    | ACTIVE                | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS73ADRG4    | ACTIVE                | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS73ADRG4    | ACTIVE                | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS73AN       | ACTIVE                | PDIP            | N                  | 14   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN74LS73AN       | ACTIVE                | PDIP            | N                  | 14   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN74LS73ANE4     | ACTIVE                | PDIP            | N                  | 14   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN74LS73ANE4     | ACTIVE                | PDIP            | N                  | 14   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SNJ54LS73AFD     | OBSOLETE              | LCCC            | FK                 | 20   |                | TBD                       | POST-PLATE       | N / A for Pkg Type           |
| SNJ54LS73AFD     | OBSOLETE              | LCCC            | FK                 | 20   |                | TBD                       | POST-PLATE       | N / A for Pkg Type           |



#### PACKAGE OPTION ADDENDUM

www.ti.com 15-Oct-2009

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan (2) | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|--------------|------------------|------------------------------|
| SNJ54LS73AJ      | ACTIVE                | CDIP            | J                  | 14   | 1              | TBD          | A42              | N / A for Pkg Type           |
| SNJ54LS73AJ      | ACTIVE                | CDIP            | J                  | 14   | 1              | TBD          | A42              | N / A for Pkg Type           |
| SNJ54LS73AW      | ACTIVE                | CFP             | W                  | 14   | 1              | TBD          | A42              | N / A for Pkg Type           |
| SNJ54LS73AW      | ACTIVE                | CFP             | W                  | 14   | 1              | TBD          | A42              | N / A for Pkg Type           |

 $^{(1)}$  The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in

a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity A0

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      |      | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| SN74LS73ADR | SOIC | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5     | 9.0     | 2.1     | 8.0        | 16.0      | Q1               |

# PACKAGE MATERIALS INFORMATION

11-Mar-2008



#### \*All dimensions are nominal

| ſ | Device      | Pevice Package Type |   | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|-------------|---------------------|---|------|------|-------------|------------|-------------|--|
| I | SN74LS73ADR | SOIC                | D | 14   | 2500 | 346.0       | 346.0      | 33.0        |  |

14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# W (R-GDFP-F14)

# CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP1-F14 and JEDEC MO-092AB



#### FK (S-CQCC-N\*\*)

#### **28 TERMINAL SHOWN**

#### **LEADLESS CERAMIC CHIP CARRIER**



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. The terminals are gold plated.
- E. Falls within JEDEC MS-004



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



# D (R-PDSO-G14)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.
- Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### **Products Applications Amplifiers** amplifier.ti.com Audio www.ti.com/audio **Data Converters** dataconverter.ti.com Automotive www.ti.com/automotive **DLP® Products** www.dlp.com Communications and www.ti.com/communications Telecom DSP Computers and www.ti.com/computers dsp.ti.com Peripherals Clocks and Timers www.ti.com/clocks Consumer Electronics www.ti.com/consumer-apps Interface interface.ti.com **Energy** www.ti.com/energy Industrial www.ti.com/industrial Logic logic.ti.com Power Mgmt power.ti.com Medical www.ti.com/medical Microcontrollers microcontroller.ti.com www.ti.com/security Security **RFID** www.ti-rfid.com Space, Avionics & www.ti.com/space-avionics-defense Defense RF/IF and ZigBee® Solutions www.ti.com/lprf Video and Imaging www.ti.com/video www.ti.com/wireless-apps Wireless

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated

