# **TOSHIBA**

# TC55V328AJ-15/17/20

## SILICON GATE CMOS

# 32,768 WORD x 8 BIT CMOS STATIC RAM

### **Description**

The TC55V328AJ is a 262,144 bits high speed static random access memory organized as 32,768 words by 8 bits using CMOS technology, and operated from a single 3.3-volt supply. Toshiba's CMOS technology and advanced circuit form provide low voltage operation and high speed feature.

The TC55V328AJ has low power feature with device control using Chip Enable (CE) and has an Output Enable Input (OE) for fast memory access. The TC55V328AJ is suitable for use in cache memory where high speed is required, and high speed storage. All inputs and outputs are LVTTL compatible.

The TC55V328AJ is packaged in a 28-pin standard SOJ with 300mil width for high density surface assembly.

#### **Features**

- Fast access time
  - TC55V328AJ-15 15ns (max.) - TC55V328AJ-17 17ns (max.)
- TC55V328AJ-20Low power dissipation
  - Operation:
  - TC55V328AJ-15 100mA (max.)

20ns (max.)

- Fully static operation
- 3.3V single power supply: 3.3V ±0.3V
- Output buffer control: OE
- All inputs and outputs:
  - LVTTL compatible
- Package:
  - TC55V328AJ: SOJ28-P-300A

### **Pin Names**

| A0 ~ A14    | Address Inputs      |
|-------------|---------------------|
| I/O1 ~ I/O8 | Data Inputs/Outputs |
| CE          | Chip Enable Input   |
| WE          | Write Enable Input  |
| ŌĒ          | Output Enable Input |
| $V_{DD}$    | Power (+3.3V)       |
| GND         | Ground              |

# Pin Connection (Top View)



### **Block Diagram**



# http://www.BDTIC.com/TOSHIBA

#### **Operating Mode**

| OPERATION MODE | CE | ŌĒ | WE | I/01 ~ I/08    | POWER            |
|----------------|----|----|----|----------------|------------------|
| Read           | L  | L  | Н  | Output         | I <sub>DDO</sub> |
| Write          | L  | *  | L  | Input          | I <sub>DDO</sub> |
| Output Disable | L  | Н  | Н  | High Impedance | I <sub>DDO</sub> |
| Standby        | Н  | *  | *  | High Impedance | I <sub>DDS</sub> |

<sup>\*</sup> High or Low

## **Maximum Ratings**

| SYMBOL              | ITEM                        | RATING                          | UNIT |
|---------------------|-----------------------------|---------------------------------|------|
| V <sub>DD</sub>     | Power Supply Voltage        | -0.5 ~ 4.6                      | V    |
| V <sub>IN</sub>     | Input Voltage               | -0.5* ~ 4.6                     | V    |
| V <sub>I/O</sub>    | Input/Output Voltage        | -0.5* ~ V <sub>DD</sub> + 0.5** | V    |
| P <sub>D</sub>      | Power Dissipation           | 0.5                             | W    |
| T <sub>SOLDER</sub> | Soldering Temperature (10s) | 260                             | °C   |
| T <sub>STRG</sub>   | Storage Temperature         | -65 ~ 150                       | °C   |
| T <sub>OPR</sub>    | Operating Temperature       | -10 ~ 85                        | °C   |

<sup>\* -2.0</sup>V with a pulse width of 10ns

<sup>\*\*</sup>V<sub>DD</sub> + 1.5V with a pulse width of 10ns

# **DC Recommended Operating Conditions**

| SYMBOL          | PARAMETER            | MIN.  | TYP. | MAX.                    | UNIT |
|-----------------|----------------------|-------|------|-------------------------|------|
| $V_{DD}$        | Power Supply Voltage | 3.0   | 3.3  | 3.6                     | V    |
| V <sub>IH</sub> | Input High Voltage   | 2.0   | _    | V <sub>DD</sub> + 0.3** | V    |
| V <sub>IL</sub> | Input Low Voltage    | -0.3* | _    | 0.8                     | V    |

<sup>\* -1.5</sup>V with a pulse width of 10ns

# DC and Operating Characteristics (Ta = 0 ~ 70°C, $V_{DD}$ = 3.3V $\pm$ 0.3V)

| SYMBOL            | PARAMETER                | TEST CONDITION                                                                                                          | MIN.                  | TYP. | MAX. | UNIT |    |
|-------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------|------|------|------|----|
| ILI               | Input Leakage Current    | $V_{IN} = 0 \sim V_{DD}$                                                                                                | _                     | _    | ±1   | μΑ   |    |
| I <sub>LO</sub>   | Output Leakage Current   | $\overline{CE} = V_{IH} \text{ or } \overline{OE} = V_{IH} \text{ or } \overline{WE} = V_{IL}, V_{OUT} = 0 \sim V_{DD}$ |                       | _    | _    | ±1   | μΑ |
| V                 | Output High Voltage      | I <sub>OH</sub> = -2mA                                                                                                  |                       | 2.4  | _    | _    | V  |
| V <sub>OH</sub>   | Output riigir voitage    | $I_{OH} = -100 \mu A$                                                                                                   | V <sub>DD</sub> - 0.2 | _    | _    | V    |    |
| Va                | Output Low Voltage       | $I_{OL} = 2mA$                                                                                                          |                       |      |      | 0.4  | V  |
| V <sub>OL</sub>   | Output Low voltage       | $I_{OL} = 100\mu A$                                                                                                     | _                     | _    | 0.2  | V    |    |
|                   |                          | Min made OF V                                                                                                           | -15                   | _    | _    | 100  |    |
| I <sub>DDO</sub>  | Operating Current        | $t_{cycle} = Min \ cycle, \overline{CE} = V_{IL}$<br>Other Inputs = $V_{IH}/V_{II}$ , $I_{OLIT} = 0 \ mA$               | -17                   | _    | _    | 100  | mA |
|                   |                          | Other impace = VIH, VIE, 1001 = 0 1111 (                                                                                | -20                   | _    | _    | 90   |    |
| I <sub>DDS1</sub> | Standby Current          | $\overline{CE} = V_{IH}$<br>Other Inputs = $V_{IH}/V_{IL}$ , $t_{cycle}$ = Min cycle                                    |                       | _    | _    | 20   | mA |
| I <sub>DDS2</sub> | Standby Current          | $\overline{CE} = V_{DD} - 0.2V$ Other Inputs = $V_{DD} - 0.2V$ or $0.2V$                                                | / _                   |      | -    | 300  | μА |
| Capac ta          | nce (Ta = 25°C, f = 1.0N | W.BUIIC.COM                                                                                                             | 1/                    | 05   | П    |      | 5A |

| SYMBOL           | PARAMETER                | TEST CONDITION        | MAX. | UNIT |
|------------------|--------------------------|-----------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance        | V <sub>IN</sub> = GND | 6    | pF   |
| C <sub>I/O</sub> | Input/Output Capacitance | $V_{I/O} = GND$       | 10   | pF   |

Note: This parameter is periodically sampled and is not 100% tested.

 $<sup>^{**}</sup>V_{DD}$  + 1.0V with a pulse width of 10ns

# AC Characteristics (Ta = 0 ~ 70°C, $V_{DD}$ = 3.3V $\pm$ 0.3V)

# **Read Cycle**

| SYMBOL           | PARAMETER                                 | TC55V328AJ-15 |      | TC55V328AJ-17 |      | TC55V328AJ-20 |      | UNIT |
|------------------|-------------------------------------------|---------------|------|---------------|------|---------------|------|------|
| STWIDGE          | FANAIVIETEN                               | MIN.          | MAX. | MIN.          | MAX. | MIN.          | MAX. | UNII |
| t <sub>RC</sub>  | Read Cycle Time                           | 15            | _    | 17            | _    | 20            | _    |      |
| t <sub>ACC</sub> | Address Access Time                       | _             | 15   | _             | 17   | _             | 20   |      |
| t <sub>CO</sub>  | CE Access Time                            | -             | 15   | _             | 17   | _             | 20   |      |
| t <sub>OE</sub>  | OE Access Time                            | _             | 7    | _             | 7    | -             | 10   |      |
| t <sub>OH</sub>  | Output Data Hold Time from Address Change | 5             | _    | 5             | _    | 5             | _    | ns   |
| t <sub>COE</sub> | Output Enable Time from CE                | 5             | _    | 5             | _    | 5             | _    |      |
| t <sub>COD</sub> | Output Disable Time from CE               | _             | 8    | _             | 8    | _             | 8    |      |
| t <sub>OEE</sub> | Output Enable Time from OE                | 1             | _    | 1             | _    | 1             | _    |      |
| t <sub>ODO</sub> | Output Disable Time from OE               | _             | 8    | _             | 8    | _             | 8    |      |

# **Write Cycle**

| CAMBOI           | DADAMETED                     | TC55V328AJ-15 |      | TC55V3 | 28AJ-17 | TC55V328AJ-20    |              | UNIT |      |
|------------------|-------------------------------|---------------|------|--------|---------|------------------|--------------|------|------|
| SYMBOL           | PARAMETER                     | MIN.          | MAX. | MIN.   | MAX.    | MIN.             | MAX.         | UNII |      |
| t <sub>WC</sub>  | Write Cycle Time              | 15            | _    | 17     | _       | 20               | -            |      |      |
| t <sub>WP</sub>  | Write Pulse Width             | 10            | -    | 10     | _       | 13               | _            |      |      |
| t <sub>AW</sub>  | Address Valid to End of Write | 10            | _    | 10     | _       | 13               | _            |      |      |
| t <sub>CW</sub>  | Chip Enable to End of Write   | 11            |      | 11     | _       | 13               |              |      |      |
| ¹\s              | A idross Setup Time           | R             | -    | 0      | 2       | $\mathbf{m}^{0}$ | <b>F</b> ) ' |      | HIRD |
| t <sub>WR</sub>  | Write Recovery Time VVVVV •   |               | -    | 0      |         | ď                |              | Js   |      |
| t <sub>DS</sub>  | Data Setup Time               | 8             | _    | 8      | _       | 10               | -            |      |      |
| t <sub>DH</sub>  | Data Hold Time                | 0             | _    | 0      | _       | 0                | -            |      |      |
| t <sub>OEW</sub> | Output Enable Time from WE    | 1             | _    | 1      | -       | 1                | -            |      |      |
| t <sub>ODW</sub> | Output Disable Time from WE   | _             | 8    | _      | 8       | _                | 8            |      |      |

# **AC Test Conditions**

| Input Pulse Levels                        | 3.0V/0.0V |
|-------------------------------------------|-----------|
| Input Pulse Rise and Fall Time            | 3ns       |
| Input Timing Measurement Reference Level  | 1.5V      |
| Output Timing Measurement Reference Level | 1.5V      |
| Output Load                               | Fig. 1    |



Figure 1.

# **Timing Waveforms**

# Read Cycle (1)



Write Cycle 1 (4) (WE Controlled Write)



# Write Cycle 2 (4) (CE Controlled Write)



Notes:

1. WE is High for Read Cycle.

# 2 Assuming that $\overline{\text{CE}}$ Low transition occurs coincident with or alter the $\overline{\text{WE}}$ Low transition, Outputs remaining that $\overline{\text{DE}}$ high in bedance state.

- 3. Assuming that  $\overline{\text{CE}}$  High transition occurs coincident with or prior to the  $\overline{\text{WE}}$  High transition, Outputs remain in a high impedance state.
- 4. Assuming that  $\overline{OE}$  is High for a Write Cycle, the Outputs are in a high impedance state during this period.
- 5. These parameters are specified as follows and measured by using the load shown in Figure 1.
  - (A)  $t_{COE}$ ,  $t_{OEE}$ ,  $t_{OEW}$  . . . . Output Enable Time
  - (B)  $t_{\mbox{\scriptsize COD}},\,t_{\mbox{\scriptsize ODO}},\,t_{\mbox{\scriptsize ODW}}$  . . . . Output Disable Time



# **Outline Drawings**

Unit in mm

Plastic SOJ (SOJ28-P-300A)



Weight: 083g (Typ.)

**Notes** 

http://www.BDTIC.com/TOSHIBA

<sup>1.</sup> This technical data may be controlled under U.S. Export Administration Regulations and may be subject to the approval of the U.S. Department of Commerce prior to export. Any export or re-export, directly or indirectly, in contravention of the U.S. Export Administration Regulations is strictly prohibited.

<sup>2.</sup> LIFE SUPPORT POLICY

Toshiba products described in this document are not authorized for use as critical components in life support systems without the written consent of the appropriate officer of Toshiba America, Inc. Life support systems are either systems intended for surgical implant in the body or systems which sustain life.

A critical component in any component of a life support system whose failure to perform may cause a malfunction of the life support system, or may affect its safety or effectiveness

<sup>3.</sup> The information in this document has been carefully checked and is believed to be reliable; however no responsibility can be assumed for inaccuracies that may not have been caught. All information in this data book is subject to change without prior notice. Furthermore, Toshiba cannot assume responsibility for the use of any license under the patent rights of Toshiba or any third parties.

