# **Reliability Qualification Report** CGA-0116Z - Matte Sn, RoHS compliant The information provided herein is believed to be reliable at press time. Sirenza Microdevices assumes no responsibility for inaccuracies or omissions. Sirenza Microdevices assumes no responsibility for the use of this information, and all such information shall be entirely at the user's own risk. Data subject to change. 303 S. Technology Ct, Broomfield CO, 80021 Phone: (800) SMI-MMIC http://www.sirenza.com Document RQR-105292 Rev. A #### I. Qualification Overview The CGA-0116Z product has demonstrated reliable operation by passing all qualification testing in our product qualification test plan. The CGA-0116 has been subject to stresses such as humidity (autoclave), extreme hot and cold environments (temperature cycling), moisture sensitivity (MSL-1 and solder reflow testing), and has demonstrated reliable performance. #### II. Introduction Sirenza Microdevices' CGA-0116Z is a high performance 3-output broadband CATV active splitter-amplifier, designed for operation at 5V. It offers flat gain, high isolation, high IP2, and low power consumption. The CGA-0116 product is designed for Set-Top boxes, PVR's, Home Gateways, and Cable Modems, where it is often required a technique for "splitting" the incoming RF CATV signal, to perform various functions, such as picture-in-picture, VOIP, data, and video recording. #### **III. Fabrication Technology** The CGA-0116Z 3-output active splitter for CATV using the latest Silicon Germanium Heterostructure Bipolar Transistor (SiGe HBT) process featuring 2 micron emitters. The devices are fabricated using silicon germanium technology that delivers high transimpedance. #### IV. Package Type The CGA-0116Z is packaged in a plastic encapsulated TSSOP-16 package that is assembled using a highly reproducible automated assembly process. The die is mounted using an industry standard thermally and electrically conductive silver epoxy. The die is mounted directly to the exposed paddle to provide a low thermal resistance path for heat conduction out of the package. Figure 1 : Image of TSSOP -16 Exposed Paddle Plastic Package ## V. Qualification Methodology The Sirenza Microdevices qualification process consists of a series of tests designed to stress various potential failure mechanisms. This testing is performed to ensure that Sirenza Microdevices products are robust against potential failure modes that could arise from the various die and package failure mechanisms stressed. The qualification testing is based on JESD test methods common to the semiconductor industry. The manufacturing test specifications are used as the PASS/FAIL criteria for initial and final DC/RF tests. ## VI. Qualification By Similarity A device can be qualified by similarity to previously qualified products provided that no new potential failure modes/mechanisms are possible in the new design. ## VII. Operational Life Testing Sirenza Microdevices defines operational life testing as a DC biased elevated temperature test performed at the maximum <u>operational</u> junction temperature limit. For the CGA-0116Z the maximum operational temperature limit is 150°C. The purpose of the operational life test is to statistically show that the product operated at its maximum operational ratings will be reliable by operating several hundred devices for a total time of 1000 hours. The results for this test are expressed in device hours that are calculated by multiplying the total number of devices passing the test by the number of hours tested. ## VIII. Moisture Sensitivity Level - MSL Level 1 Device CGA-0116Z has successfully completed 168 hours of moisture soak (85°C/85%RH) followed by three convection reflow cycles with a peak temperature of 270°C. The successful completion of this test classifies the part as JESD22-A113B Moisture Sensitivity Level 1 (MSL-1). MSL-1 indicates that no special dry pack requirements or time limits from opening of static bag to reflow exist for the CGA-0116Z. MSL-1 is highest level of moisture resistance that a device can be classified according to the above mentioned standard. ## IX. Electrostatic Discharge Classification Sirenza Microdevices classifies Human Body Model (HBM) electrostatic discharge (ESD) according to the JESD22-A114 convention. All pin pair combinations were tested. Each pin pair is stressed at one static voltage level using 1 positive and 1 negative pulse polarity to determine the weakest pin pair combination. The weakest pin pair is tested with 3 devices below and above the failure voltage to classify the part. The Pass/Fail status of a part is determined by the manufacturing test specification. The ESD class quoted indicates that the device passed exposure to a certain voltage, but does not pass the next higher level. The following table indicates the JESD ESD sensitivity classification levels. | Class | Passes | Fails | |-------|--------|--------| | 0 | 0 V | <250 V | | 1A | 250 V | 500 V | | 1B | 500 V | 1000 V | | 1C | 1000 V | 2000 V | | 2 | 2000 V | 4000 V | | Part Number | HBM ESD Rating | |-------------|----------------| | CGA-0116Z | Class 1B | ## X. Operational Life Test Results | HTOL Completion<br>Date | Test Duration | Junction<br>Temperature | Quantity | Device-<br>Hours | |-------------------------|---------------|-------------------------|----------|------------------| | July 2005 | 1000 hours | 150°C | 39 | 39,000 | | Dec 2005 | 1000 hours | 150°C | 40 | 40,000 | | XI. Qualification Test Results | | | | | | |--------------------------------|------------------------------------|----------------------------------------------------------------------------------------------------|-------------|---------|--| | Group | Test Name | Test Condition/<br>Standard | Sample Size | Results | | | В | Preconditioning | MSL1<br>Reflow @ 270°C Peak<br>JESD22-A113C | 359 | Pass | | | В1а | Temperature Cycling | Air to Air, Soldered on PCB -65°C to 150°C 10 min dwell, 1 min transition 1000 cycles JESD22-A104B | 6 | Pass | | | B1b | High Temperature<br>Operating Life | T <sub>j</sub> = 150°C<br>1000 hours<br>JESD22-A108B | 79 | Pass | | | B1c | HAST | Tamb=110°C, 85%RH<br>Biased, 264 hours<br>JESD22-A110B | 15 | Pass | | | B1d | Power Temperature<br>Cycle | -40°C to +85°C<br>Cycled bias (5' on/5'off)<br>1000 cycles<br>JESD22-A109A | 10 | Pass | | | B2 | Autoclave | T <sub>amb</sub> =121°C, 100%RH<br>Un-Biased, 96 hours<br>JESD22-A102C | 30 | Pass | | | В3 | Temperature Cycle | -65°C to +150°C<br>10 min dwell, 1 min transition<br>1000 cycles<br>JESD22-A104B | 60 | Pass | | | XI. Qualification Test Results | | | | | | |--------------------------------|-----------------------------|---------------------------------------------------------------------------------|-------------|---------|--| | Group | Test Name | Test Condition/<br>Standard | Sample Size | Results | | | С | Low Temperature<br>Storage | T <sub>amb</sub> =-40°C<br>1000 hours | 27 | Pass | | | | | T <sub>amb</sub> =-65°C<br>1000 hours | 20 | Pass | | | D | High Temperature<br>Storage | T <sub>amb</sub> =150°C<br>1000 hours<br>JESD22-A103B | 27 | Pass | | | G | G Solderability | Dip & Look Steam Age Condition C Dip Condition A, 215°C JESD22-B102C Dip & Look | 30 | Pass | | | | | Steam Age Condition C<br>Dip Condition B, 245°C<br>JESD22-B102C | 15 | | | | F | Tin Whisker | T <sub>amb</sub> =60°C, 90%RH<br>1800 hours<br>NEMI | 10 | Pass | | ## **XII. Junction Temperature Determination** One key issue in performing qualification testing is to accurately determine the junction temperature of the device. Sirenza Microdevices uses a 3um spot size emissivity corrected infrared camera measurement to resolve the surface temperature of the device at the maximum operational power dissipation. The results are displayed below for the CGA-0116 device running at operational current of Id= 158mA, a device voltage of 5V, and lead temperature of 85°C. Figure 2: Infrared Thermal Image of CGA-0116, Vd =5V, Id =158 mA, Tbase plate = 85°C #### XIII. FIT Calculation from Accelerated Life Test Data The following data demonstrates the results from accelerated life tests performed on the Sirenza 4A SiGe HBT Process. The test was performed on 791 units running at a peak junction temperature up to 195°C. The FIT rate calculation can be found below. The FIT rates were generated assuming 1 failure. In reality, there were no failures, making this a very conservative calculation. | Activation Energy (eV) | 0.7 | |-----------------------------------------------------------------------|------| | FIT (per 10 <sup>9</sup> dev-hours)<br>@ T <sub>i</sub> =55°C, 60% CL | 0.73 | Table 3: Activation Energy and calculated FIT for STQ-2016Z.