EN168 (v1.0) April 1, 2011 **Errata Notification** ## Introduction Thank you for designing with the Lower Power Spartan®-6 FPGAs. Although Xilinx has made every effort to ensure the highest possible quality, the devices in Table 1 are subject to the limitations described in the following errata. ## **Devices** These errata apply to the Lower Power Spartan-6 devices shown in Table 1. Table 1: Devices Affected by These Errata | Devices | XC6SLX4 | JTAG ID (Revision Code) 2 or higher | |--------------|-----------|-------------------------------------| | | XC6SLX9 | JTAG ID (Revision Code) 2 or higher | | | XC6SLX16 | JTAG ID (Revision Code) 4 or higher | | | XC6SLX25 | JTAG ID (Revision Code) 2 or higher | | | XC6SLX45 | JTAG ID (Revision Code) 4 or higher | | | XC6SLX75 | JTAG ID (Revision Code) 2 or higher | | | XC6SLX100 | JTAG ID (Revision Code) 2 or higher | | | XC6SLX150 | JTAG ID (Revision Code) 4 or higher | | Packages | All | | | Speed Grades | -1L | | ### **Hardware Errata Details** This section provides a detailed description of each hardware issue known at the release time of this document. ## **IODELAY2** The devices in Table 1 do not support the IODELAY2 block except when using tap 0. Table 2 shows the supported attributes for the IODELAY2 block. Table 2: Supported IODELAY2 Attributes | Mode | IDELAY_TYPE | Tap Selection | |-----------------|-------------|----------------| | IDELAY (Input) | FIXED | IDELAY_VALUE=0 | | | DEFAULT | N/A | | ODELAY (Output) | N/A | ODELAY_VALUE=0 | MCB interfaces are not affected by the IODELAY2 errata. See Answer Record 41356 for additional information. © Copyright 2011 Xilinx, Inc. Xilinx in the United States and other countries. All other trademarks are the property of their respective owners. ### **Block RAM** # Dual Port Block RAM Address Overlap in READ\_FIRST and Simple Dual Port Mode When using the block RAM in True Dual Port (TDP) READ\_FIRST mode or Simple Dual Port (SDP) mode, with different clocks on ports A and B, the user must ensure certain addresses do not occur simultaneously on both ports when both ports are enabled and one port is being written to. Failure to observe this restriction can result in read and/or memory array corruption. The description is found in the Conflict Avoidance section in v1.2 of <u>UG383</u>, *Spartan-6 FPGA Block RAM Resources User Guide*. This description was originally added to the *Spartan-6 FPGA Block RAM Resources User Guide*, v1.1, published 10/28/09. This errata is being provided to highlight this change and ensure that all users are aware of this design restriction. ISE® 12.1 software provides appropriate warnings for possible violations of these restrictions. This issue will not be fixed in the devices listed in Table 1. #### Work-around The recommended work-around to avoid memory array corruption issue is to configure the block RAM in WRITE\_FIRST mode. WRITE\_FIRST mode is available in block RAMs configured in TDP mode in all ISE software versions. WRITE\_FIRST mode is available in block RAMs configured in SDP mode from ISE v12.3 and later. See Answer Record 34533. # 9K Simple Dual Port Block RAM Width Restriction The Spartan-6 FPGA RAMB8BWER in Simple Dual Port (SDP) mode (RAM\_MODE=SDP) only supports the 36-bit data width on both ports. Failure to set both ports to 36 bits (DATA\_WIDTH\_A=36, DATA\_WIDTH\_B=36) can result in data corruption. The description is found in the Possible Configurations section in v1.2 of <u>UG383</u>, the Spartan-6 FPGA Block RAM Resources User Guide. This description was originally added to the *Spartan-6 FPGA Block RAM Resources User Guide*, v1.2, published 02/23/10. This errata is being provided to highlight this change and ensure that all users are aware of this design restriction. ISE 12.1 software provides appropriate warnings for possible violations of these restrictions. This issue will not be fixed in the devices listed in Table 1. ### Work-around See Answer Record 34541. ### 9K Block RAM Initialization Block RAM used in the 9K mode (RAMB8BWER) can fail to initialize user data or default values during configuration in the devices listed in Table 1. This issue will not be fixed in the devices listed in Table 1. ### Work-arounds Either use 18K block RAM or write to the 9K block RAM to initialize it after configuration. See Answer Record 39999. # Configuration ## BPI Configuration Not Supported in LX25 Devices Master BPI mode for configuration is not supported in the XC6SLX25 device listed in Table 1. The other devices in Table 1 that support Master BPI configuration are not affected. See Answer Record 36521 for additional information. This issue will not be fixed in the XC6SLX25 device listed in Table 1. ### Work-around Alternative configuration modes include Master SelectMAP mode with a Xilinx Platform Flash PROM or Master SPI mode, including x4 mode with a quad SPI Flash. ## Configuration Readback When Using 9K Block RAM Configuration readback can corrupt 9K block RAM (RAMB8BWER) data. Configuration readback (including iMPACT Verify) is not supported when 9K block RAM is used in the devices listed in Table 1. However, readback CRC (POST\_CRC), which is typically used for SEU detection, is supported. This issue will not be fixed in the devices listed in Table 1. #### Work-around Use 18K block RAM if configuration readback will be used. See Answer Record 39977. # **Operational Guidelines** # Design Software Requirements The devices listed in Table 1, unless otherwise specified, require the following Xilinx development software installation: - Refer to the Spartan-6 Device Production Software and Speed Specification Release table in <u>DS162</u>, Spartan-6 FPGA Data Sheet: DC and Switching Characteristics for the Xilinx ISE Design Suite version required for the selected part. - See Software Known Issues with regards to Spartan-6 FPGAs in <u>Answer Record 40000</u>. # **Additional Questions or Clarifications** For additional questions regarding these errata, contact Xilinx Technical Support: <a href="http://www.xilinx.com/support/clearexpress/websupport.htm">http://www.xilinx.com/support/clearexpress/websupport.htm</a> or your Xilinx Sales Representative: <a href="http://www.xilinx.com/company/contact.htm">http://www.xilinx.com/company/contact.htm</a>. # **Revision History** | Date | Version | Description | |----------|---------|-------------------------| | 04/01/11 | 1.0 | Initial Xilinx release. | ## **Notice of Disclaimer** The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials, or to advise you of any corrections or update. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of the Limited Warranties which can be viewed at <a href="http://www.xilinx.com/warranty.htm">http://www.xilinx.com/warranty.htm</a>; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in Critical Applications: <a href="http://www.xilinx.com/warranty.htm#critapps">http://www.xilinx.com/warranty.htm#critapps</a>.