The AD9265 is a 16-bit, 125 MSPS analog-to-digital converter (ADC). The AD9265 is designed to support communications applications where high performance combined with low cost, small size, and versatility is desired. Applications Product Highlights On-chip dither option for improved SFDR performance with low power analog input. Proprietary differential input that maintains excellent SNR performance for input frequencies up to 300 MHz. Operation from a single 1.8 V supply and a separate digital output driver supply accommodating 1.8 V CMOS or LVDS outputs. Standard serial port interface (SPI) that supports various product features and functions, such as data formatting (offset binary, twos complement, or gray coding), enabling the clock duty cycle stabilizer, DCS, power-down, test modes, and voltage reference mode. Pin compatibility with the AD9255, allowing a simple migration from 16 bits down to 14 bits.
The ADC core features a multistage, differential pipelined architecture with integrated output error correction logic to provide 16-bit accuracy at 125 MSPS data rates and guarantees no missing codes over the full operating temperature range.
The ADC features a wide bandwidth differential sample-and- hold analog input amplifier supporting a variety of user-selectable input ranges. It is suitable for multiplexed systems that switch full-scale voltage levels in successive channels and for sampling single-channel inputs at frequencies well beyond the Nyquist rate. Combined with power and cost savings over previously available ADCs, the AD9265 is suitable for applications in communications, instrumentation and medical imaging.
A differential clock input controls all internal conversion cycles. A duty cycle stabilizer provides the means to compensate for vari- ations in the ADC clock duty cycle, allowing the converters to maintain excellent performance over a wide range of input clock duty cycles. An integrated voltage reference eases design consid- erations.
The ADC output data format is either parallel 1.8 V CMOS or LVDS (DDR). A data output clock is provided to ensure proper latch timing with receiving logic.
Programming for setup and control is accomplished using a 3-wire SPI-compatible serial interface. Flexible power-down options allow significant power savings, when desired. An optional on- chip dither function is available to improve SFDR performance with low power analog input signals.
The AD9265 is available in a Pb-free, 48-lead LFCSP and is speci- fied over the industrial temperature range of −40°C to +85°C.
Features and Benefits
| Analog to Digital ConvertersAD9265 IBIS ModelsReference Designs |
Document | note |
AD9265: 16-Bit, 125 MSPS/105 MSPS/80 MSPS, 1.8 V Analog-to-Digital Converter Data Sheet (Rev. C) | PDF 530 kB |
Document | note |
UG-074: Evaluating the AD9265/AD9255 Analog-to-Digital Converters | PDF 1446 kB |
Part Number | Package | Packing Qty | Temp Range | Price 100-499 | Price 1000+ | RoHS |
---|---|---|---|---|---|---|
AD9265BCPZ-105 Production | 48 ld LFCSP (7x7x.85 w/5.5mm EP) | OTH 260 | -40 to 85C | 66.67 | 56.67 | Y |
AD9265BCPZ-125 Production | 48 ld LFCSP (7x7x.85 w/5.5mm EP) | OTH 260 | -40 to 85C | 76.47 | 65 | Y |
AD9265BCPZ-80 Production | 48 ld LFCSP (7x7x.85 w/5.5mm EP) | OTH 260 | -40 to 85C | 56.86 | 48.33 | Y |
AD9265BCPZRL7-105 Production | 48 ld LFCSP (7x7x.85 w/5.5mm EP) | REEL 750 | -40 to 85C | 66.67 | 56.67 | Y |
AD9265BCPZRL7-125 Production | 48 ld LFCSP (7x7x.85 w/5.5mm EP) | REEL 750 | -40 to 85C | 76.47 | 65 | Y |
AD9265BCPZRL7-80 Production | 48 ld LFCSP (7x7x.85 w/5.5mm EP) | REEL 750 | -40 to 85C | 56.86 | 48.33 | Y |
Part Number | Description | Price | RoHS |
---|---|---|---|
AD9265-105EBZ | 16 bit 105 Msps Evaluation Board (Compatible with HSC-ADC-EVALCZ) | 200 | Y |
AD9265-125EBZ | 16 bit 125 Msps Evaluation Board (Compatible with HSC-ADC-EVALCZ) | 200 | Y |
AD9265-80EBZ | 16 bit 80 Msps Evaluation Board (Compatible with HSC-ADC-EVALCZ) | 200 | Y |
AD9265-FMC-125EBZ | 16 bit 125 Msps Evaluation Board (FMC Compatible ) | 399 | Y |