AD9558 Quad Input Multiservice Line Card Adaptive Clock Translator with Frame Sync
The AD9558 is a low loop bandwidth clock multiplier that provides
jitter cleanup and synchronization for many systems, including
synchronous optical networks (OTN/SONET/SDH). The AD9558
generates an output clock synchronized to up to four external input
references. The digital phase-locked loop (PLL) allows reduction
of input time jitter or phase noise associated with the external
references. The digitally controlled loop and holdover circuitry
of the AD9558 continuously generates a low jitter output clock
even when all reference inputs have failed.
The AD9558 operates over an industrial temperature range of
−40°C to +85°C. If a smaller package is required, refer to the
AD9557 for the two-input/two-output version of the same device.
Applications
- Network synchronization, including synchronous Ethernet
and SDH to OTN mapping/demapping
- Cleanup of reference clock jitter
- SONET/SDH/OTN clocks up to 100 Gbps, including FEC
- Stratum 3 holdover, jitter cleanup, and phase transient control
- Wireless base station controllers
- Cable infrastructure
- Data communications
Features and BenefitsSupports GR-1244 Stratum 3 stability in holdover modeSupports smooth reference switchover with virtually no disturbance on output phaseSupports Telcordia GR-253 jitter generation, transfer, and tolerance for SONET/SDH up to OC-192 systemsSupports ITU-T G.8262 synchronous Ethernet slave clocksSupports ITU-T G.823, G.824, G.825, and G.8261Auto/manual holdover and reference switchover4 reference inputs (single-ended or differential)Input reference frequencies: 2 kHz to 1250 MHzReference validation and frequency monitoring (1 ppm)Programmable input reference switchover priority20-bit programmable input reference divider6 pairs of clock output pins with each pair configurable as a single differential LVDS/HSTL output or as 2 single-ended CMOS outputsOutput frequencies: 352 Hz to 1250 MHzProgrammable 17-bit integer and 23-bit fractional feedback divider in digital PLLProgrammable digital loop filter covering loop bandwidths from 0.1Hz to 5 kHz (2 kHz maximum for <0.1 dB of peaking)Low noise system clock multiplierFrame sync supportAdaptive clockingOptional crystal resonator for system clock inputOn-chip EEPROM to store multiple power-up profilesPin program function for easy frequency translation configurationSoftware controlled power-down64-lead, 9 mm × 9 mm, LFCSP package | |
Data Sheets
Order Information
Part Number | Package | Packing Qty | Temp Range | Price 100-499 | Price 1000+ | RoHS |
---|
AD9558BCPZ Production | 64 ld LFCSP (9x9mm, 5.25mm exposed pad | OTH 260 | -40 to 85C | 19.12 | 16.25 | Y |
AD9558BCPZ-REEL7 Production | 64 ld LFCSP (9x9mm, 5.25mm exposed pad | REEL 750 | -40 to 85C | 19.12 | 16.25 | Y |
Evaluation Boards
Part Number | Description | Price | RoHS |
---|
AD9558/PCBZ | Evaluation Board | 190 | Y |
Reference Materials