The AD9648 is a monolithic, dual-channel, 1.8 V supply, 14-bit, 105 MSPS/125 MSPS analog-to-digital converter (ADC). It features a high performance sample-and-hold circuit and on-chip voltage reference. The product uses multistage differential pipeline architecture with output error correction logic to provide 14-bit accuracy at 125 MSPS data rates and to guarantee no missing codes over the full operating temperature range. The AD9648 operates from a single 1.8 V analog power supply and features a separate digital output driver supply to accommodate 1.8 V CMOS or LVDS logic families. The patented sample-and-hold circuit maintains excellent performance for input frequencies up to 200 MHz and is designed for low cost, low power, and ease of use. A standard serial port interface supports various product features and functions, such as data output formatting, internal clock divider, power-down, DCO/data timing and offset adjustments. The AD9648 is packaged in a 64-lead RoHS compliant LFCSP that is pin compatible with the AD9650/AD9269/AD9268 16-bit ADC’s, the AD9258 14-bit ADC, the AD9628/AD9231 12-bit ADC’s, and the AD9608/AD9204 10-bit ADC’s, enabling a simple migration path between 10-bit and 16-bit converters sampling from 20 MSPS to 125 MSPS.
The ADC contains several features designed to maximize flexibility and minimize system cost, such as programmable clock and data alignment and programmable digital test pattern generation. The available digital test patterns include built-in deterministic and pseudorandom patterns, along with custom user-defined test patterns entered via the serial port interface (SPI).
A differential clock input controls all internal conversion cycles. An optional duty cycle stabilizer (DCS) compensates for wide variations in the clock duty cycle while maintaining excellent overall ADC performance.
The digital output data is presented in offset binary, Gray code, or twos complement format. A data output clock (DCO) is provided for each ADC channel to ensure proper latch timing with receiving logic. Output logic levels of 1.8 V CMOS or LVDS are supported. Output data can also be multiplexed onto a single output bus.
The AD9648 is available in a 64-lead RoHS compliant LFCSP and is specified over the industrial temperature range (−40°C to +85°C).
Features and Benefits
| Analog to Digital ConvertersAD9648 IBIS Model |
Document | note |
UG-003: Evaluating the AD9650/AD9268/AD9258/AD9251/AD9231/AD9204 Analog-to-Digital Converters | PDF 2699 kB |
Part Number | Package | Packing Qty | Temp Range | Price 100-499 | Price 1000+ | RoHS |
---|---|---|---|---|---|---|
AD9648BCPZ-105 Production | 64 ld LFCSP (9x9mm, 6.20mm exposed pad) | OTH 260 | -40 to 85C | 49.75 | 42.29 | Y |
AD9648BCPZ-125 Production | 64 ld LFCSP (9x9mm, 6.20mm exposed pad) | OTH 260 | -40 to 85C | 60.29 | 51.25 | Y |
AD9648BCPZRL7-105 Production | 64 ld LFCSP (9x9mm, 6.20mm exposed pad) | REEL 750 | -40 to 85C | 49.75 | 42.29 | Y |
AD9648BCPZRL7-125 Production | 64 ld LFCSP (9x9mm, 6.20mm exposed pad) | REEL 750 | -40 to 85C | 60.29 | 51.25 | Y |
AD9648TCPZ-125-EP Production | 64 ld LFCSP (9x9mm, 6.20mm exposed pad) | OTH 260 | -55 to 125C | 87.42 | 74.31 | Y |
AD9648TCPZ125EPRL7 Production | 64 ld LFCSP (9x9mm, 6.20mm exposed pad) | REEL 750 | -55 to 125C | 87.42 | 74.31 | Y |
Part Number | Description | Price | RoHS |
---|---|---|---|
AD9648-125EBZ | Evaluation Board | 250 | Y |