FIN1217: LVDS 21-BitSerializers/De-Serializers
The FIN1217 and FIN1215 transform 21-bit wide parallel LVTTL (Low-Voltage TTL) data into three serial LVDS (Low-Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data stream over a separate LVDS link. Every cycle of transmit clock, 21 bits of input LVTTL data are sampled and transmitted. The FIN1218 and FIN1216 receive and convert the three serial LVDS data streams back into 21 bits of LVTTL data. Table 1 provides a matrix summary of the serializers and de-serializers available. For the FIN1217, at a transmit clock frequency of 85MHz, 21 bits of LVTTL data are transmitted at a rate of 595Mbps per LVDS channel. These chipsets solve EMI and cable size problems associated with wide and high-speed TTL interfaces.
Features
- Low power consumption
- 20 MHz to 85 MHz shift clock support
- 50% duty cycle on the clock output of receiver
- ±1V common-mode range around 1.2V
- Narrow bus reduces cable size and cost
- High throughput (up to 1.785 Gbps throughput)
- Up to 595 Mbps per channel
- Internal PLL with no external component
- Compatible with TIA/EIA-644 specification
- Devices are offered in 48-lead TSSOP packages
Ordering CodeProduct | Product & Eco Status | Unit Price/1K Order | Packing Method Convention | Package Marking Convention* |
---|
FIN1217MTDX | Full Production
Green as of May 2012
China RoHS | $1.8798 | TSSOP 48L
-
1.2 x 6.1 x 12.5mm,
TAPE REEL | Line 1$Y (Fairchild logo) &Z (Plant Code) &2 (2-Digit Date Code) &K
Line 2FIN1217
|
Application Notes
AN-5017 LVDS Fundamentals Last Update : 03-Mar-2011AN-5019 LVDS: Calculating Driver/Receiver Power Last Update : 03-Mar-2011AN-5023 LVDS Compatibility with RS422 and RS485 Interface Standards Last Update : 03-Mar-2011AN-5059 LVDS Technology Solves Typical EMI Problems Associated with Cell Phone Cameras and Displays Last Update : 03-Mar-2011AN-5020 LVDS Reduces EMI Last Update : 03-Mar-2011