MC10E112: ECL Quad Driver
The MC10E/100E112 is a quad driver with two pairs of OR/NOR outputs from each gate, and a common, buffered enable input. Using the data inputs the device can serve as an ECL memory address fan-out driver. Using just the enable input, the device serves as a clock driver, although the MC10E/100E111 is designed specifically for this purpose, and offers lower skew than the E112. For memory address driver applications where scan capabilities are required, please refer to the E212 device.The 100 Series contains temperature compensation.
Features- 600ps Max. Propagation Delay
- Common Enable Input
- PECL Mode Operating Range: VCC = 4.2 V to 5.7 V with VEE = 0 V
- NECL Mode Operating Range: VCC = 0 V with VEE = -4.2 V to -5.7 V
- Internal Input Pulldown Resistors
- ESD Protection: > 2 KV HBM, > 200 V MM
- Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
- Moisture Sensitivity Level 1For Additional Information, see Application Note AND8003/D
- Flammability Rating: UL-94 code V-0 @ 1/8", Oxygen Index 28 to 34
- Transistor Count = 125 devices
- Pb-Free Packages are Available
|
Application Notes (17)
Package Drawings (1)
Document Title | Document ID/Size | Revision |
---|
28 LEAD PLCC | 776-02 (67.7kB) | F |
Data Sheets (1)
Document Title | Document ID/Size | Revision | Revision Date |
---|
5V ECL Quad Drive | MC10E112/D (148kB) | 9 | Jul, 2016 |
Order Information
Product | Status | Compliance | Package | MSL* | Container | Budgetary Price/Unit |
---|
MC10E112FNR2G | Active | Pb-free
Halide free | PLCC-28 | 776-02 | 3 | Tape and Reel | 500 | Contact BDTIC |
Specifications
Product | Type | Channels | Input / Output Ratio | Input Level | Output Level | VCC Typ (V) | tJitterRMS Typ (ps) | tskew(o-o) Max (ps) | tpd Typ (ns) | tR & tF Max (ps) | fmaxClock Typ (MHz) | fmaxData Typ (Mbps) |
---|
MC10E112FNR2G | Signal Driver | 4 | 1:2 | ECL | ECL | 5 | <1 | 40 | 0.55 | 700 | 700 | |