MC100H642: ECL/TTL Clock Driver
The MC10H/100H642 generates the necessary clocks for the 68030, 68040 and similar microprocessors. It is guaranteed to meet the clock specifications required by the 68030 and 68040 in terms of part-to-part skew, within-part skew and also duty cycle skew. The user has a choice of using either TTL or PECL (ECL referenced to +5.0V) for the input clock. TTL clocks are typically used in present MPU systems. However, as clock speeds increase to 50MHz and beyond, the inherent superiority of ECL (particularly differential ECL) as a means of clock signal distribution becomes increasingly evident. The H642 also uses differential PECL internally to achieve its superior skew characteristic. The H642 includes divide-by-two and divide-by-four stages, both to achieve the necessary duty cycle skew and to generate MPU clocks as required. A typical 50MHz processor application would use an input clock running at 100MHz, thus obtaining output clocks at 50MHz and 25MHz (see Logic Diagram). The 10H version is compatible with MECL 10H ECL logic levels, while the 100H version is compatible with 100K levels (referenced to +5.0V).
特性- Generates Clocks for 68030/040
- Meets 030/040 Skew Requirements
- TTL or PECL Input Clock
- Extra TTL and PECL Power/Ground Pins
- Asynchronous Reset
- Single +5.0V Supply Function Reset(R):LOW on RESET forces all Q outputs LOW. Select(SEL): LOW selects the ECL input source (DE/DE). HIGH selects the TTL input source (DT). The H642 also contains circuitry to force a stable input state of the ECL differe
- Pb-Free Packages are Available
|
应用注释 (14)
数据表 (1)
仿真模型 (1)
封装图纸 (1)
Document Title | Document ID/Size | Revision |
---|
28 LEAD PLCC | 776-02 (67.7kB) | F |
产品订购型号
产品 | 状况 | Compliance | 具体说明 | 封装 | MSL* | 容器 | 预算价格 (1千个数量的单价) |
---|
MC100H642FNG | Active | Pb-free
Halide free | ECL/TTL Clock Driver | PLCC-28 | 776-02 | 3 | Tube | 37 | 联系BDTIC |
MC100H642FNR2G | Active | Pb-free
Halide free | ECL/TTL Clock Driver | PLCC-28 | 776-02 | 3 | Tape and Reel | 500 | 联系BDTIC |
订购产品技术参数
Product | Type | Channels | Input / Output Ratio | Input Level | Output Level | VCC Typ (V) | tJitterRMS Typ (ps) | tskew(o-o) Max (ps) | tpd Typ (ns) | tR & tF Max (ps) | fmaxClock Typ (MHz) | fmaxData Typ (Mbps) |
---|
MC100H642FNG | Buffer | 1 | 2:1:8 | ECL | TTL | 5 | | 500 | 5.25 | 2500 | 100 | |
MC100H642FNR2G | Buffer | 1 | 2:1:8 | ECL | TTL | 5 | | 500 | 5.25 | 2500 | 100 | |