NBSG72A: 2 x 2 Crosspoint Switch, SiGe Differential, 2.5 V / 3.3 V, with Ouput Level Select

The NBSG72A is a high-bandwidth fully differential 2 X 2 crosspoint switch with Output Level Select (OLS) capabilities. This is a part of the GigaComm family of high performance Silicon Germanium products. The device is housed in a low profile 3 X 3 mm 16-pin QFN package.Differential inputs incorporate internal 50 Ω termination resistors and accept NECL (Negative ECL), PECL (Positive ECL), LVCMOS/LVTTL, CML, or LVDS. The OLS input is used to program the peak-to-peak output amplitude between 0 and 800 mV in five discrete steps. The SELECT inputs are single-ended and can be driven with either LVECL or LVCMOS/LVTTL input levels.

特性
  • Maximum Input Clock Frequency > 7 GHz Typical
  • Maximum Input Data Rate > 7 Gb/s Typical
  • 200 ps Typical Propagation Delay (OLS = FLOAT)
  • 55/45 ps Typical Rise/Fall Times (OLS = FLOAT)
  • Selectable Swing PECL Output with Operating Range: VCC = 2.375 V to 3.465 V with VEE = 0 V
  • Selectable Swing NECL Output with NECL Inputs with Operating Range: VCC = 0 V with VEE = −2.375 V to −3.465 V
  • Selectable Output Levels (0 mV, 200 mV, 400 mV, 600 mV or 800 mV Peak-to-Peak Output)
  • 50 Ω Internal Input Termination Resistors
  • Single−ended LVECL or LVCMOS/LVTTL Select Inputs (SELA, SELB)
  • Failure management system to automatically re-route data
应用
  • Interfacing between standard SDH equipment and DWDM equipment to select which lambda (wavelength) to be transmitted.
  • Routing reference clocks to SERDES/Framers to support Metro Applications using MULTI-RATE devices
  • Telecom/Datacom switching
  • Serial digital video routing
  • Fanout Buffering
  • Automatic protection switching
  • Automatic test protocol to verify the switch system (router) operates
  • ADSL router
封装
应用注释 (11)
Document TitleDocument ID/SizeRevisionRevision Date
AC Characteristics of ECL DevicesAND8090/D (896.0kB)1
Board Mounting Notes for Quad Flat-Pack No-Lead Package (QFN)AND8086/D (40.0kB)0
Chips that RipAND8068/D (25.0kB)0
Designing with PECL (ECL at +5.0 V)AN1406/D (105.0kB)2
ECL Clock Distribution TechniquesAN1405/D (54.0kB)1
GigaComm (SiGe) SPICE Modeling KitAND8077/D (157kB)6
Interfacing with ECLinPSAND8066/D (72kB)3
Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksAND8001/D (90.0kB)0
Storage and Handling of Drypack Surface Mount DeviceAND8003/D (49kB)2Mar, 2016
Termination of ECL Logic DevicesAND8020/D (176.0kB)6
Thermal Analysis and Reliability of WIRE BONDED ECLAND8072/D (119.0kB)5
数据表 (1)
Document TitleDocument ID/SizeRevisionRevision Date
2.5 V/3.3 V SiGe Differential 2 x 2 Crosspoint Switch with Output Level SelectNBSG72AMN/D (652kB)8Jun, 2014
仿真模型 (1)
Document TitleDocument ID/SizeRevisionRevision Date
IBIS Model for nbsg72amn 3.3VNBSG72A_33V.IBS (72.0kB)3
封装图纸 (1)
Document TitleDocument ID/SizeRevision
QFN16, 3x3, 0.5P485G-01 (57.3kB)F
产品订购型号
产品状况Compliance封装MSL*容器预算价格 (1千个数量的单价)
NBSG72AMNGActivePb-free Halide freeQFN-16485G-011Tube123联系BDTIC
NBSG72AMNR2GActivePb-free Halide freeQFN-16485G-011Tape and Reel3000联系BDTIC
订购产品技术参数
ProductInput/Output RatioChannelsInput LevelOutput LevelVCC Typ (V)fMax Typ (MHz)tJitter Typ (ps)tskew(OO) Max (ps)tpd Typ (ns)
NBSG72AMNG2:12CML ECL LVDS CMOSECL2.570000.17250.205
NBSG72AMNR2G2:12ECL LVDS CML CMOSECL2.570000.17250.205
2.5 V/3.3 V SiGe Differential 2 x 2 Crosspoint Switch with Output Level Select (652kB) NBSG72A
AC Characteristics of ECL Devices NB100LVEP91
Board Mounting Notes for Quad Flat-Pack No-Lead Package (QFN) NB100LVEP91
Chips that Rip NBSG86A
Designing with PECL (ECL at +5.0 V) NB100LVEP91
ECL Clock Distribution Techniques NB100LVEP91
GigaComm (SiGe) SPICE Modeling Kit NBSG86A
Interfacing with ECLinPS NB100LVEP91
Odd Number Divide By Counters with 50% Outputs and Synchronous Clocks NUP4201
Storage and Handling of Drypack Surface Mount Device NB3U23C
Termination of ECL Logic Devices NB100LVEP91
Thermal Analysis and Reliability of WIRE BONDED ECL NB100LVEP91
IBIS Model for nbsg72amn 3.3V NBSG72A
QFN16, 3x3, 0.5P NLSF308