The SN74LV125AT is a quadruple bus buffer gate. This device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down
SN74LV125AT | |
Input Level | TTL |
Output Level | CMOS |
Rating | Catalog |
Technology Family | LV-AT |
器件 | 状态 | 温度 | 价格(美元) | 封装 | 引脚 | 封装数量 | 封装载体 | 丝印标记 |
SN74LV125ATD | ACTIVE | -40 to 85 | 0.28 | 1ku | SOIC (D) | 14 | 25 | TUBE | LV125AT |
SN74LV125ATDE4 | ACTIVE | -40 to 85 | 0.28 | 1ku | SOIC (D) | 14 | 25 | TUBE | LV125AT |
SN74LV125ATDG4 | ACTIVE | -40 to 85 | 0.28 | 1ku | SOIC (D) | 14 | 25 | TUBE | LV125AT |
器件 | 环保计划* | 铅/焊球涂层 | MSL 等级/回流焊峰 | 环保信息与无铅 (Pb-free) | DPPM / MTBF / FIT 率 |
SN74LV125ATD | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | SN74LV125ATD | SN74LV125ATD |
SN74LV125ATDE4 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | SN74LV125ATDE4 | SN74LV125ATDE4 |
SN74LV125ATDG4 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | SN74LV125ATDG4 | SN74LV125ATDG4 |