Part Number | Data Sheet | SPICE Model | Number of Gates | Family | VCC Min (V) | VCC Max (V) | tpd max @ (1.5V) (ns) | tpd max @ (1.8V) (ns) | tpd max @ (2.5V) (ns) | tpd max @ (3.3V) (ns) | tpd max @ (5.0V) (ns) | Input/ Output Current |
---|---|---|---|---|---|---|---|---|---|---|---|---|
74LVC126A | 74LVC126A.pdf | - | 4 | LVC | 1.65 | 5.5 | - | 9.3 | 6.7 | 4.5 | - | 24 |
The 74LVC126A provides four independent buffers with three state outputs. Each output is independently control°C by an associated output enable pin (OE) which places the device in the high impedance state when driven low. The device is designed for operation with a power supply range of 1.65V to 5.5V. The inputs are tolerant to 5.5V allowing this device to be used in a mixed voltage environment. The device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output preventing damaging current backflow when the device is powered down.