Key | Value |
---|---|
F.max (MHz): | 100 MHz |
Max. Operating Freq. (MHz): | 100 MHz |
Max I/O Pins: | 128 |
Operating Voltage (Vcc): | 3.3 |
Speed: | -1 |
Registers: | 496 |
Usable Gates: | 5K - 10K |
Memory: | 2048 |
This 5,000 to 10,000-gate fully PCI-compliant, SRAM-based FPGA features distributed 10-ns programmable synchronous/asynchronous, dual-port/single-port SRAM, 8 global clocks, Cache Logic® ability (partially or fully reconfigurable without loss of data), and automatic component generators. It has a 128 I/O count and supports 3.3-V designs. This FPGA can be used as a coprocessor for high-speed (DSP/processor-based) designs by implementing a variety of computation intensive, arithmetic functions. It is designed to quickly implement high-performance, large gate count designs through the use of synthesis and schematic-based tools used on a PC or Sun platform.