74LV164DB: 8-bit serial-in/parallel-out shift register
The 74LV164 is a low-voltage, Si-gate CMOS device and is pin and function compatible with the 74HC164 and 74HCT164.
The 74LV164 is an 8-bit edge-triggered shift register with serial data entry and an output from each of the eight stages. Data is entered serially through one of two inputs (DSA or DSB) and either input can be used as an active HIGH enable for data entry through the other input. Both inputs must be connected together or an unused input must be tied HIGH.
Data shifts one place to the right on each LOW-to-HIGH transition of the clock input (CP) and enters into Q0, which is the logical AND-function of the two data inputs (DSA and DSB) that existed one set-up time prior to the rising clock edge.
A LOW on the master reset input (MR) overrides all other inputs and clears the register asynchronously, forcing all outputs LOW.
74LV164DB: Product Block Diagram
Outline 3d SOT337-1
Data Sheets (1)
Application Notes (1)
Brochures (2)
Package Information (1)
Packing (1)
Supporting Information (2)
Ordering Information
Product | Status | Family | VCC (V) | Function | Logic switching levels | Description | Output drive capability (mA) | Package version | tpd (ns) | fmax (MHz) | No of bits | Power dissipation considerations | Tamb (Cel) | Rth(j-a) (K/W) | Ψth(j-top) (K/W) | Rth(j-c) (K/W) | Package name | No of pins |
---|
74LV164DB | Active | LV | 1.0 - 5.5 | Shift registers | TTL | 8-bit serial-in/parallel-out shift register | +/- 12 | SOT337-1 | 12 | 78 | 8 | low | -40~125 | 156 | 40.0 | | SSOP14 | 14 |
Package Information