MC100EP210S: Clock Driver, 1:5 Differential, Dual LVDS, 2.5 V
The MC100EP210S is a low skew 1-to-5 dual differential driver, designed with LVDS clock distribution in mind. The LVDS or LVPECL input signals are differential and the signal is fanned out to five identical differential LVDS outputs. The EP210S specifically guarantees low output-to-output skew. Optimal design, layout, and processing minimize skew within a device and from device to device. Two internal 50-ohm resistors are provided across the inputs. For LVDS inputs, VTA and VTB pins should be unconnected. For LVPECL inputs, VTA and VTB pins should be connected to the VTT (VCC - 2.0 V) supply. Designers can take advantage of the EP210S performance to distribute low skew LVDS clocks across the backplane or the board. Special considerations are required for differential inputs under No Signal conditions to prevent instability.
特性- 20 ps Typical Output-to-Output Skew
- 85 ps Typical Device-to-Device Skew
- 550 ps Typical Propagation Delay
- The 100 Series contains temperature compensation.
- Maximum Frequency > 1 Ghz
- Operating Range: VCC = 2.375 V to 2.625 V with VEE = 0 V
- Internal 50Ω Input Termination Resistors
- LVDS Input/Output Compatible
- Pb-Free Packages are Available
|
应用- High Performance Logic for test systems and work stations. Clock fan out in routers, switches and other networking applications
|
封装
应用注释 (15)
数据表 (1)
仿真模型 (2)
封装图纸 (1)
产品订购型号
产品 | 状况 | Compliance | 封装 | MSL* | 容器 | 预算价格 (1千个数量的单价) |
---|
MC100EP210SFAG | Active | Pb-free
Halide free | LQFP-32 | 联系BDTIC | 2 | Tray JEDEC | 250 | 联系BDTIC |
MC100EP210SFAR2G | Active | Pb-free
Halide free | LQFP-32 | 联系BDTIC | 2 | Tape and Reel | 2000 | 联系BDTIC |
MC100EP210SFATWG | Lifetime | Pb-free
Halide free | LQFP-32 | 联系BDTIC | 2 | Tape and Reel | 2000 | |
MC100EP210SMNG | Active | Pb-free
Halide free | QFN-32 | 488AM | 1 | Tube | 74 | 联系BDTIC |
MC100EP210SMNR4G | Active | Pb-free
Halide free | QFN-32 | 488AM | 1 | Tape and Reel | 1000 | 联系BDTIC |
订购产品技术参数
Product | Type | Channels | Input / Output Ratio | Input Level | Output Level | VCC Typ (V) | tJitterRMS Typ (ps) | tskew(o-o) Max (ps) | tpd Typ (ns) | tR & tF Max (ps) | fmaxClock Typ (MHz) | fmaxData Typ (Mbps) |
---|
MC100EP210SFAG | Buffer | 2 | 1:5 | CML
ECL
LVDS | LVDS | 2.5 | 0.2 | 25 | 0.55 | 200 | 1000 | |
MC100EP210SFAR2G | Buffer | 2 | 1:5 | ECL
CML
LVDS | LVDS | 2.5 | 0.2 | 25 | 0.55 | 200 | 1000 | |
MC100EP210SMNG | Buffer | 2 | 1:5 | ECL
LVDS
CML | LVDS | 2.5 | 0.2 | 25 | 0.55 | 200 | 1000 | |
MC100EP210SMNR4G | Buffer | 2 | 1:5 | LVDS
ECL
CML | LVDS | 2.5 | 0.2 | 25 | 0.55 | 200 | 1000 | |