SN54ALS569A 具有三态输出的同步 4 位加/减二进制计数器
The SN74ALS568A decade counter and ´ALS569A binary counters are programmable, count up or down, and offer both synchronous and asynchronous clearing. All synchronous functions are executed on the positive-going edge of the clock (CLK) input.
The clear function is initiated by applying a low level to either asynchronous clear (ACLR\) or synchronous clear (SCLR\). Asynchronous (direct) clearing overrides all other functions of the device, while synchronous clearing overrides only the other synchronous functions. Data is loaded from the A, B, C, and D inputs by holding load () low during a positive-going clock transition. The counting function is enabled only when enable P (ENP\) and enable T (ENT\) are low and ACLR\, SCLR\, and are high
SN54ALS569A 特性
- 3-State Q Outputs Drive Bus Lines Directly
- Counter Operation Independent of 3-State Output
- Fully Synchronous Clear, Count, and Load
- Asynchronous Clear Is Also Provided
- Fully Cascadable
- Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs
SN54ALS569A 芯片订购指南
器件 |
状态 |
温度 |
价格 |
封装 | 引脚 |
封装数量 | 封装载体 |
丝印标记 |
SN54ALS569AJ |
ACTIVE |
-55 to 125 |
5.46 | 1ku |
CDIP (J) | 16 |
1 | TUBE |
|
SNJ54ALS569AFK |
ACTIVE |
-55 to 125 |
17.21 | 1ku |
LCCC (FK) | 20 |
1 | TUBE |
|
SNJ54ALS569AJ |
ACTIVE |
-55 to 125 |
6.40 | 1ku |
CDIP (J) | 16 |
1 | TUBE |
|
SNJ54ALS569AW |
ACTIVE |
-55 to 125 |
15.96 | 1ku |
CDIP (J) | 16 |
1 | TUBE |
|
SN54ALS569A 质量与无铅数据
器件 |
环保计划* |
铅/焊球涂层 |
MSL 等级/回流焊峰 |
环保信息与无铅 (Pb-free) |
DPPM / MTBF / FIT 率 |
SN54ALS569AJ |
TBD |
A42 |
N/A for Pkg Type |
SN54ALS569AJ |
SN54ALS569AJ |
SNJ54ALS569AFK |
TBD |
POST-PLATE |
N/A for Pkg Type |
SNJ54ALS569AFK |
SNJ54ALS569AFK |
SNJ54ALS569AJ |
TBD |
A42 |
N/A for Pkg Type |
SNJ54ALS569AJ |
SNJ54ALS569AJ |
SNJ54ALS569AW |
TBD |
A42 |
N/A for Pkg Type |
SNJ54ALS569AW |
SNJ54ALS569AW |
SN54ALS569A 应用技术支持与电子电路设计开发资源下载
- SN54ALS569A 数据资料 dataSheet 下载.PDF
- TI 德州仪器MSI 功能产品选型与价格 . xls
- Logic Guide 2009 (PDF 4263 KB)
- Shelf-Life Evaluation of Lead-Free Component Finishes (PDF 1305 KB)
- Understanding and Interpreting Standard-Logic Data Sheets (PDF 857 KB)
- TI IBIS File Creation, Validation, and Distribution Processes (PDF 380 KB)
- Implications of Slow or Floating CMOS Inputs (PDF 101 KB)
- CMOS Power Consumption and CPD Calculation (PDF 89 KB)
- Designing With Logic (PDF 186 KB)
- Live Insertion (PDF 150 KB)
- Input and Output Characteristics of Digital Integrated Circuits (PDF 1708 KB)
- Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc (PDF 43 KB)
- HiRel Unitrode Power Management Brochure (PDF 206 KB)
- LOGIC Pocket Data Book (PDF 6001 KB)
- HiRel Unitrode Power Management Brochure (PDF 206 KB)
- Logic Cross-Reference (PDF 2938 KB)