The SN74LV393A contains eight flip-flops and additional gating to implement two individual 4-bit counters in a single package. This device is designed for 2-V to 5.5-V VCC operation.
This device comprises two independent 4-bit binary counters, each having a clear (CLR)\ and a clock (CLK) input. The device changes state on the negative-going transition of the CLK pulse. N-bit binary counters can be implemented with each package, providing the capability of divide by 256. The SN74LV393A has parallel outputs from each counter stage so that any submultiple of the input count frequency is available for system timing signals.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down
SN74LV393A-Q1 | |
Rating | Automotive |
Technology Family | LV-A |
器件 | 状态 | 温度 | 价格 | 封装 | 引脚 | 封装数量 | 封装载体 | 丝印标记 |
SN74LV393ATPWRG4Q1 | ACTIVE | -40 to 105 | 0.65 | 1ku | TSSOP (PW) | 14 | 2000 | |
SN74LV393ATPWRQ1 | ACTIVE | -40 to 105 | 0.65 | 1ku | TSSOP (PW) | 14 | 2000 |
器件 | 环保计划* | 铅/焊球涂层 | MSL 等级/回流焊峰 | 环保信息与无铅 (Pb-free) | DPPM / MTBF / FIT 率 |
SN74LV393ATPWRG4Q1 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | SN74LV393ATPWRG4Q1 | SN74LV393ATPWRG4Q1 |
SN74LV393ATPWRQ1 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | SN74LV393ATPWRQ1 | SN74LV393ATPWRQ1 |