This dual 2-input positive-NAND gate is designed for 1.65-V to 5.5-V VCC operation.
The SN74LVC2G00W-EP performs the Boolean function Y = A • B or Y = A + B in positive logic.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down
SN74LVC2G00W-EP | |
Technology Family | LVC |
Rating | HiRel Enhanced Product |
器件 | 状态 | 温度 | 价格 | 封装 | 引脚 | 封装数量 | 封装载体 | 丝印标记 |
SN74LVC2G00WDCTREP | ACTIVE | -55 to 115 | 0.43 | 1ku | SM8 (DCT) | 8 | 3000 | LARGE T&R | |
V62/05623-01XE | ACTIVE | -55 to 115 | 0.43 | 1ku | SM8 (DCT) | 8 | 3000 | LARGE T&R |
器件 | 环保计划* | 铅/焊球涂层 | MSL 等级/回流焊峰 | 环保信息与无铅 (Pb-free) | DPPM / MTBF / FIT 率 |
SN74LVC2G00WDCTREP | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | SN74LVC2G00WDCTREP | SN74LVC2G00WDCTREP |
V62/05623-01XE | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | V62/05623-01XE | V62/05623-01XE |