This 25-bit 1:1 or 14-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V VCC operation. In the 1:1 pinout configuration, only one device per DIMM is required to drive nine SDRAM loads. In the 1:2 pinout configuration, two devices per DIMM are required to drive 18 SDRAM loads.
All inputs are SSTL_18, except the reset (RESET) and control (Cn) inputs, which are LVCMOS. All outputs are edge-controlled circuits optimized for unterminated DIMM loads and meet SSTL_18 specifications, except the open-drain error (QERR) output.
The SN74SSTU32866 operates from a differential clock (CLK and CLK). Data are registered at the crossing of CLK going high and CLK\ going low.
The SN74SSTU32866 accepts a parity bit from the memory controller on the parity bit (PAR_IN) input, compares it with the data received on the DIMM-independent D-inputs (D2-D3, D5-D6, D8-D25 when C0 = 0 and C1 = 0; D2-D3, D5-D6, D8-D14 when C0 = 0 and C1=1; or D1-D6, D8-D13 when C0 = 1 and C1=1) and indicates whether a parity error has occurred on the open-drain QERR pin (active low).
SN74SSTU32866 | |
Voltage Nodes(V) | 1.8 |
Vcc range(V) | 1.7 to 1.9 |
Input Level | SSTL_18 |
Output Level | SSTL_18 |
Logic | True |
No. of Gates | 25 |
Output Drive(mA) | -8/8 |
Static Current | 50 mA |
tpd max(ns) | 2.5 |
Technology Family | SSSTL |
Rating | Catalog |
器件 | 状态 | 温度 | 价格(美元) | 封装 | 引脚 | 封装数量 | 封装载体 | 丝印标记 |
SN74SSTU32866GKER | ACTIVE | 0 to 70 | 7.65 | 1ku | LFBGA (GKE) | 96 | 1000 | LARGE T&R | |
SN74SSTU32866ZKER | ACTIVE | 0 to 70 | 7.65 | 1ku | LFBGA (ZKE) | 96 | 1000 | LARGE T&R |
器件 | 环保计划* | 铅/焊球涂层 | MSL 等级/回流焊峰 | 环保信息与无铅 (Pb-free) | DPPM / MTBF / FIT 率 |
SN74SSTU32866GKER | TBD | Call TI | Level-3-220C-168 HR | SN74SSTU32866GKER | SN74SSTU32866GKER |
SN74SSTU32866ZKER | Green (RoHS & no Sb/Br) | SNAGCU | Level-3-260C-168 HR | SN74SSTU32866ZKER | SN74SSTU32866ZKER |