SN74SSTV32852-EP 具有 Sstl_2 输入和输出的增强型产品 24 位至 48 位寄存缓冲器
This 24-bit to 48-bit registered buffer is designed for 2.3-V to 2.7-V VCC operation.
All inputs are SSTL_2, except the LVCMOS reset (RESET) input. All outputs are SSTL_2, Class II compatible.
The SN74SSTV32852 operates from a differential clock (CLK and CLK). Data are registered at the crossing of CLK going high and CLK going low.
The device supports low-power standby operation. When RESET is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when RESET is low, all registers are reset and all outputs are forced low. The LVCMOS RESET input always must be held at a valid logic high or low level.
To ensure defined outputs from the register low state during power up
|
SN74SSTV32852-EP |
Voltage Nodes(V) |
2.5 |
Input Level |
SSTL_2 |
Output Level |
SSTL_2 |
tpd max(ns) |
3.1 |
Technology Family |
SSTV |
Rating |
HiRel Enhanced Product |
SN74SSTV32852-EP 特性
- Controlled Baseline
- One Assembly/Test Site, One Fabrication Site
- Extended Temperature Performance of -40°C to 85°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product-Change Notification
- Qualification Pedigree(1)
- Member of the Texas Instruments Widebus™ Family
- 1-to-2 Outputs Support Stacked DDR DIMMs
- Supports SSTL_2 Data Inputs
- Outputs Meet SSTL_2 Class II Specifications
- Differential Clock (CLK and CLK) Inputs
- Supports LVCMOS Switching Levels on the RESET Input
- RESET Input Disables Differential Input Receivers, Resets All Registers, and Forces All Outputs Low
- Pinout Optimizes DIMM PCB Layout
- One Device Per DIMM Required
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
- 2000-V Human-Body Model (A114-A)
- 1000-V Charged-Device Model (C101)
SN74SSTV32852-EP 芯片订购指南
器件 |
状态 |
温度 |
价格(美元) |
封装 | 引脚 |
封装数量 | 封装载体 |
丝印标记 |
CSSTV32852GKFREP |
ACTIVE |
-40 to 85 |
4.40 | 1ku |
BGA MICROSTAR (GKF) | 114 |
1000 | LARGE T&R |
|
V62/08602-01XA |
ACTIVE |
-40 to 85 |
4.40 | 1ku |
BGA MICROSTAR (GKF) | 114 |
1000 | LARGE T&R |
|
SN74SSTV32852-EP 质量与无铅数据
器件 |
环保计划* |
铅/焊球涂层 |
MSL 等级/回流焊峰 |
环保信息与无铅 (Pb-free) |
DPPM / MTBF / FIT 率 |
CSSTV32852GKFREP |
TBD |
SNPB |
Level-3-220C-168 HR |
CSSTV32852GKFREP |
CSSTV32852GKFREP |
V62/08602-01XA |
TBD |
SNPB |
Level-3-220C-168 HR |
V62/08602-01XA |
V62/08602-01XA |
SN74SSTV32852-EP 应用技术支持与电子电路设计开发资源下载
- SN74SSTV32852-EP 数据资料 dataSheet 下载.PDF
- TI 德州仪器特殊逻辑产品选型与价格 . xls
- Shelf-Life Evaluation of Lead-Free Component Finishes (PDF 1305 KB)
- Understanding and Interpreting Standard-Logic Data Sheets (PDF 857 KB)
- TI IBIS File Creation, Validation, and Distribution Processes (PDF 380 KB)
- Implications of Slow or Floating CMOS Inputs (PDF 101 KB)
- CMOS Power Consumption and CPD Calculation (PDF 89 KB)
- Designing With Logic (PDF 186 KB)
- Live Insertion (PDF 150 KB)
- Input and Output Characteristics of Digital Integrated Circuits (PDF 1708 KB)
- Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc (PDF 43 KB)
- HiRel Unitrode Power Management Brochure (PDF 206 KB)
- LOGIC Pocket Data Book (PDF 6001 KB)
- HiRel Unitrode Power Management Brochure (PDF 206 KB)
- Logic Cross-Reference (PDF 2938 KB)