CDCM7005-SP 3.3V 高性能抗辐射 V 类时钟同步器和抖动消除器
The CDCM7005 is a high-performance, low phase noise and low skew clock synchronizer that synchronizes a VCXO (voltage controlled crystal oscillator) or VCO (voltage controlled oscillator) frequency to one of the two reference clocks. The programmable pre-divider M and the feedback-dividers N and P give a high flexibility to the frequency ratio of the reference clock to VC(X)O:
- VC(X)O_IN / PRI_REF = (N x P) / M or
- VC(X)O_IN / SEC_REF = (N x P) / M
VC(X)O_IN clock operates up to 2 GHz. Through the selection of external VC(X)O and loop filter components, the PLL loop bandwidth and damping factor can be adjust to meet different system requirements.
The CDCM7005 can lock to one of two reference clock inputs (PRI_REF and SEC_REF), supports frequency hold-over mode and fast-frequency-locking for fail-safe and increased system redundancy
|
CDCM7005-SP |
Input Level |
LVCMOS (REF_CLK),LVPECL (VCXO_CLK) |
Output Level |
LVPECL,LVCMOS |
Output Frequency (Min) (Mhz) |
0 |
Output Frequency (Max) (Mhz) |
1500 |
No. of Outputs |
5 |
Divider Ratio |
1,2,3,4,5,6,8,16 |
Min Supply Voltage (Volt) |
3 |
Max Supply Voltage (Volt) |
3.6 |
Operating Temperature Range (C) |
-55 to 125 |
Pin/Package |
52CFP |
CDCM7005-SP 特性
- High Performance LVPECL and LVCMOS PLL Clock Synchronizer
- Two Reference Clock Inputs (Primary and Secondary Clock) for
Redundancy Support With Manual or Automatic Selection
- Accepts LVCMOS Input Frequencies Up to 200 MHz
- VCXO_IN Clock is Synchronized to One of the Two Reference Clocks
- VCXO_IN Frequencies Up to 2 GHz (LVPECL)
- Outputs Can Be a Combination of LVPECL and LVCMOS (Up to Five
Differential LVPECL Outputs or Up to 10 LVCMOS Outputs)
- Output Frequency is Selectable by x1, /2, /3, /4, /6, /8, /16 on
Each Output Individually
- Efficient Jitter Cleaning From Low PLL Loop Bandwidth
- Low Phase Noise PLL Core
- Programmable Phase Offset (PRI_REF and SEC_REF to Outputs)
- Wide Charge Pump Current Range From 200 µA to 3 mA
- Dedicated Charge Pump Supply (VCC_CP) for Wide Tuning Voltage Range VCOs
- Presets Charge Pump to VCC_CP/2 for Fast Center Frequency Setting of VC(X)O
- Analog and Digital PLL Lock Indication
- Provides VBB Bias Voltage Output for Single-Ended Input Signals (VCXO_IN)
- Frequency Hold Over Mode Improves Fail-Safe Operation
- Power-Up Control Forces LVPECL Outputs to 3-State at VCC < 1.5 V
- SPI Controllable Device Setting
- 3.3-V Power Supply
- High-Performance 52 Pin Ceramic Quad Flat Pack (HFG)
CDCM7005-SP 芯片订购指南
器件 |
状态 |
温度 (oC) |
价格(美元) |
封装 | 引脚 |
封装数量 | 封装载体 |
丝印标记 |
5962-0723001VXC |
ACTIVE |
-55 to 125 |
2500.11 | 100u |
CFP (HFG) | 52 |
1 |
|
CDCM7005-SP 质量与无铅数据
器件 |
环保计划* |
铅/焊球涂层 |
MSL 等级/回流焊峰 |
环保信息与无铅 (Pb-free) |
DPPM / MTBF / FIT 率 |
5962-0723001VXC |
TBD |
Call TI |
Call TI |
5962-0723001VXC |
5962-0723001VXC |
CDCM7005-SP 应用技术支持与电子电路设计开发资源下载
- CDCM7005-SP 数据资料 dataSheet 下载.PDF
- TI 德州仪器时钟与计时器选型与价格参考 . xls
CDCM7005-SP 工具与软件