TSB41LV06A IEEE 1394a 六端口电缆收发器/仲裁器
The TSB41LV06A provides the digital and analog transceiver functions needed to implement a six-port node in a cable-based IEEE 1394 network. Each cable port incorporates two differential line transceivers. The transceivers include circuitry to monitor the line conditions as needed for determining connection status, for initialization and arbitration, and for packet reception and transmission. The TSB41LV06A is designed to interface with a link layer controller (LLC), such as the TSB12LV21, TSB12LV22, TSB12LV23, TSB12LV31, TSB12LV41, TSB12LV42, or TSB12LV01A.
The TSB41LV06A requires only an external 24.576 MHz crystal as a reference. An external clock may be provided instead of a crystal. An internal oscillator drives an internal phase-locked loop (PLL), which generates the required 393
|
TSB41LV06A |
Supply Voltage(s)(V) |
3.3 |
Speed(Max)(Mbps) |
400 |
Ports |
6 |
Pin/Package |
100HTQFP |
Rating |
Catalog |
TSB41LV06A 特性
- Fully Supports Provisions of IEEE 1394-1995 Standard for High Performance Serial Bus and the P1394a Supplement
- Fully Interoperable With FireWireTM and i.LINKTM Implementation of IEEE Std 1394
- Fully Compliant With OpenHCI Requirements
- Provides Six P1394a Fully Compliant Cable Ports at 100/200/400 Megabits per Second (Mbits/s)
- Full P1394a Support Includes: Connection Debounce, Arbitrated Short Reset, Multispeed Concatenation, Arbitration Acceleration, Fly-By Concatenation, Port Disable/Suspend/Resume
- Extended Resume Signaling for Compatibility With Legacy DV Devices
- Power-Down Features to Conserve Energy in Battery Powered Applications Include: Automatic Device Power-Down During Suspend, Device Power-Down Terminal, Link Interface Disable via LPS, and Inactive Ports Powered-Down
- Ultralow-Power Sleep Mode
- Node Power Class Information Signaling for System Power Management
- Cable Power Presence Monitoring
- Cable Ports Monitor Line Conditions for Active Connection to Remote Node
- Register Bits Give Software Control of Contender Bit, Power Class bits, Link Active Control Bit and P1394a Features
- Data Interface to Link-Layer Controller Through 2/4/8 Parallel Lines at 49.152 MHz
- Interface to Link Layer Controller Supports Low Cost TI Bus-Holder Isolation and Optional Annex J Electrical Isolation
- Interoperable With Link-Layer Controllers Using 3.3 V and 5 V Supplies
- Interoperable With Other Physical Layers (PHYs) Using 3.3 V and 5 V Supplies
- Low Cost 24.576-MHz Crystal Provides Transmit, Receive Data at 100/200/400 Mbits/s, and Link-Layer Controller Clock at 49.152 MHz
- Incoming Data Resynchronized to Local Clock
- Logic Performs System Initialization and Arbitration Functions
- Encode and Decode Functions Included for Data-Strobe Bit Level Encoding
TSB41LV06A 芯片订购指南
器件 |
状态 |
温度 |
价格 |
封装 | 引脚 |
封装数量 | 封装载体 |
丝印标记 |
TSB41LV06APZP |
ACTIVE |
-40 to 110 |
6.40 | 1ku |
HTQFP (PZP) | 100 |
90 | JEDEC TRAY (10+1) |
|
TSB41LV06APZPG4 |
ACTIVE |
-40 to 110 |
6.40 | 1ku |
HTQFP (PZP) | 100 |
90 | JEDEC TRAY (10+1) |
|
TSB41LV06A 质量与无铅数据
器件 |
环保计划* |
铅/焊球涂层 |
MSL 等级/回流焊峰 |
环保信息与无铅 (Pb-free) |
DPPM / MTBF / FIT 率 |
TSB41LV06APZP |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-3-260C-168 HR |
TSB41LV06APZP |
TSB41LV06APZP |
TSB41LV06APZPG4 |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-3-260C-168 HR |
TSB41LV06APZPG4 |
TSB41LV06APZPG4 |
TSB41LV06A 应用技术支持与电子电路设计开发资源下载
- TSB41LV06A 数据资料 dataSheet 下载.PDF
- TI 德州仪器1394 物理层控制器 产品选型与价格 . xls
- Analog Signal Chain Guide (8.62 MB)
- Industrial Interface IC Solutions (101 KB)