SN75LVDS84 FlatLink(TM) 接收器
The SN75LVDS84 FlatLink™ transmitter contains three 7-bit parallel-load serial-out shift registers, a 7× clock synthesizer, and four low-voltage differential signaling (LVDS) line drivers in a single integrated circuit. These functions allow 21 bits of single-ended low-voltage TTL (LVTTL) data to be synchronously transmitted over three balanced-pair conductors for receipt by a compatible receiver, such as the SN75LVDS82 or SN75LVDS86.
When transmitting, data bits D0–D20 are each loaded into registers of the SN75LVDS84 on the falling edge of the input clock signal (CLKIN). The frequency of CLKIN is multiplied seven times and then used to unload the data registers in 7-bit slices and serially. The three serial streams and a phase-locked clock (CLKOUT) are then output to LVDS output drivers
|
SN75LVDS84 |
Number of Parallel Inputs |
21 |
Data Throughput(MB/s) |
163 |
Serial Data Transmitter Channels |
3 |
Type of Line Circuit |
LVDS |
Driver (RL)(Ohms) |
100 |
Supply Voltage(s)(V) |
3.3 |
Driver tpd(ns) |
14.2 |
ICC(mA) |
100 |
PLL Frequency(MHz) |
31 - 68 |
Footprint |
DS90C561 |
Operating Temperature Range(°C) |
0 to 70 |
Pin/Package |
48TSSOP |
SN75LVDS84 特性
- 21:3 Data Channel Compression at up to 163 Million Bytes per Second Throughput
- Suited for SVGA, XGA, or SXGA Data Transmission From Controller to Display With Very Low EMI
- 21 Data Channels Plus Clock-In Low-Voltage TTL and 3 Data Channels Plus Clock-Out Low-Voltage Differential
- Operates From a Single 3.3-V Supply and 250 mW (Typ)
- 5-V Tolerant Data Inputs
- ESD Protection Exceeds 6 kV
- SN75LVDS84 Has Falling-Clock Edge-Triggered Inputs
- Packaged in Thin Shrink Small-Outline Package (TSSOP) With 20-Mil Terminal Pitch
- Consumes Less Than 1 mW When Disabled
- Wide Phase-Lock Input Frequency Range:
- No External Components Required for PLL
- Outputs Meet or Exceed the Requirements of ANSI EIA/TIA-644 Standard
- Improved Replacement for the DS90C561
SN75LVDS84 芯片订购指南
器件 |
状态 |
温度 |
价格 |
封装 | 引脚 |
封装数量 | 封装载体 |
丝印标记 |
SN75LVDS84DGG |
ACTIVE |
0 to 70 |
2.90 | 1ku |
TSSOP (DGG) | 48 |
35 | TUBE |
|
SN75LVDS84DGGG4 |
ACTIVE |
0 to 70 |
2.90 | 1ku |
TSSOP (DGG) | 48 |
35 | TUBE |
|
SN75LVDS84DGGR |
ACTIVE |
0 to 70 |
2.45 | 1ku |
TSSOP (DGG) | 48 |
2000 | LARGE T&R |
|
SN75LVDS84DGGRG4 |
ACTIVE |
0 to 70 |
2.45 | 1ku |
TSSOP (DGG) | 48 |
2000 | LARGE T&R |
|
SN75LVDS84 质量与无铅数据
器件 |
环保计划* |
铅/焊球涂层 |
MSL 等级/回流焊峰 |
环保信息与无铅 (Pb-free) |
DPPM / MTBF / FIT 率 |
SN75LVDS84DGG |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-2-260C-1 YEAR |
SN75LVDS84DGG |
SN75LVDS84DGG |
SN75LVDS84DGGG4 |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-2-260C-1 YEAR |
SN75LVDS84DGGG4 |
SN75LVDS84DGGG4 |
SN75LVDS84DGGR |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-2-260C-1 YEAR |
SN75LVDS84DGGR |
SN75LVDS84DGGR |
SN75LVDS84DGGRG4 |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-2-260C-1 YEAR |
SN75LVDS84DGGRG4 |
SN75LVDS84DGGRG4 |
SN75LVDS84 应用技术支持与电子电路设计开发资源下载
- SN75LVDS84 数据资料 dataSheet 下载.PDF
- TI 德州仪器FlatLink选型与价格 . xls
- 所选封装材料的热学和电学性质 (PDF 645 KB)
- Q1 2009 Issue Analog Applications Journal (slyt319.PDF, 1.39 MB)
- 使用 TI 的 SN75LVDS84 收发器改善 CAN 网络安全性 (zhct033.PDF, 299 KB)
- Isolated CAN Reference Design (PDF 48 KB)
- Isolated RS-485 Reference Design (PDF 80 KB)
- 无铅组件涂层的保存期评估 (PDF 1305 KB)
- Isolated CAN EVM User's Guide (PDF 1168 KB)
- Energy Harvesting: Solar Solutions Guide (PDF 409 KB)
- Analog Signal Chain Guide (8.62 MB)
- Industrial Interface IC Solutions (101 KB)
SN75LVDS84 工具与软件
培训内容 |
型号 |
软件/工具类型 |
通过 CAN 总线进行工业控制的演示平台 |
CANBUS-DEMO |
硬件参考设计 |